The present invention relates to field programmable gate arrays (FPGA), and more particularly, to a FPGA that has logic heads with configurable logic blocks in a cascading structure.
Field programmable gate arrays (FPGA) are commonly used in many applications that require complex logic functions. In general, FPGAs are comprised of logic heads (also referred to as cells) arranged in a repeating manner and interconnect structures that route signals between the various cells. There are many different types of FPGA architectures that are commercially available from vendors such as Xilinx, Altera, Actel, Lattice Semiconductor, QuickLogic, and others.
In any FPGA architecture, there are design tradeoffs between some basic considerations. For example, the complexity of the cell and the placement and routing of the interconnect structures between the cells are important. A highly complex logic cell, for example, a look-up table based coarse grain, may be able to perform a large number of sophisticated operations. However, if a relatively simple operation, such as that of a NAND gate is required by the FPGA user, much of the functionality and occupied space of the logic cell is wasted.
On the other hand, a logic cell that consists of simple multiplexers and basic logic gates would require the use of a relatively high amount of valuable wiring resources (and silicon real estate) to achieve complex functionality. Thus, in any FPGA architecture, balance must be reached between functionality and flexibility. Furthermore, the ease of use of the routing of the interconnect resources, operating speed, and power dissipation of the configured FPGA are other considerations.
In the detailed description provided below, three different embodiments of a memory cell are disclosed. The programming methods and circuits disclosed herein are applicable to all three. Further, numerous specific details are provided to provide a thorough understanding of embodiments of the invention. One skilled in the relevant art will recognize, however, that the invention can be practiced without one or more of the specific details, or with other methods, components, materials, etc. In other instances, well-known structures, materials, or operations are not shown or described in detail to avoid obscuring aspects of the invention.
Reference throughout this specification to “one embodiment” or “an embodiment” means that a particular feature, structure, or characteristic described in connection with the embodiment is included in at least one embodiment of the present invention. Thus, the appearances of the phrases “in one embodiment” or “in an embodiment” in various places throughout this specification are not necessarily all referring to the same embodiment. Furthermore, the particular features, structures, or characteristics may be combined in any suitable manner in one or more embodiments.
The logic heads 103 are designed to perform logic functions according to the setting of programmable switches within the logic head 103. As shown in
The logic head 103 has three outputs selectable between registered and nonregistered. The logic head 103 has an input section 305 and an output section 307. The input section 305 receives the six inputs designated IP1-IP5/Cin and Cin. The input signals IP1-IP5/Cin are routed through switches S1-S10 and can provide, through the use of inverters, either the inputs IP1-IP5/Cin or an inverted version thereof. The input section 305 is conventional with the prior art, except that the number of inputs may vary with the different FPGA architectures. In addition, the carry-in signal Cin is also conventional with the prior art and is often used for arithmetic functions.
The output section 305 is also conventional with the prior art architectures that use a flip-flop and a registered or nonregistered output scheme. This is also referred to as a sequential or combinational output. Because the input section 305 and the output section 307 of the logic head 103 are substantially similar to those used in the prior art, discussion of those sections has been brief in order to not obscure aspects of the present invention.
Instead, the logic head 103 is novel due to the arrangement and use of the logic blocks 301 in a cascaded fashion. As seen in
The output of logic block CLB1 is then provided as an output signal OP1 through the output section 307. Additionally, the output from logic block CLB1 is also provided as an input to logic block CLB3. The output of logic block CLB2 is provided to the AND gate 303. The second input to the AND gate 303 is the carry-in signal Cin. The output of the AND gate 303 is then provided as the second input to the logic block CLB3. The output of the logic block CLB3 can then be provided as output OP2 through the output section 307.
Note that switches S11 and S12 may also be programmed to route the signal output by logic block CLB2 as one input to logic block CLB4. This can be accomplished by closing the switch S11 while leaving open the switch S12. Alternatively, the switch S11 can be left open and the switch S12 can be closed resulting in the output of logic block CLB3 to be provided as an input to logic block CLB4. The output of logic block CLB4 is then provided as output OP3 through the output section 307. The second input to logic block CLB4 is provided by input IP5/Cin through the input section 305.
Note that the four logic blocks CLB1-CLB4 are cascaded. In other words, the output of logic blocks CLB1 and CLB2 can be selectively routed to logic block CLB3 and/or logic block CLB4. This allows for significantly complex logic functions to be implemented, yet still maintaining a relatively small logic head size.
Further, while in one specific embodiment four logic blocks are shown, additional or fewer logic blocks may be cascaded or chained together to accommodate larger numbers of inputs.
Another important aspect of the logic head 103 is that the logic head can be functionally fractured into two separate combinatorial logic paths. For example, logic blocks CLB1 and CLB3 can form a first two-input combinatorial logic circuit and logic blocks CLB2 and CLB4 can form a three-input (IP3-IP5/Cin) combinatorial logic circuit. When the logic head 103 is configured correctly, both of these two logic paths can operate independently and provide independent outputs. Thus, in an important sense, the logic block 103 of the present invention has great flexibility insofar as it is able to function as separate logic circuits, yet combine itself into more complex combinatorial circuitry.
Furthermore, another aspect of the logic head 103 is the existence of a carry-chain from Cin to Cout. The carry-chain passes through the AND gate 303 and can be routed to the logic block CLB3. This combination plays an essential role when a logic head is configured as a full-adder.
The logic block 103 can be configured to implement hundreds of logic functions, such as a 1-bit full adder, 5-bit all-one or all-zero detector, 4-bit equality or inequality comparator, even-bit or odd-bit parity generator, 1-2 demultiplexer, and many other functions.
The logic blocks 301 are shown in greater detail in FIG. 4. The logic blocks 301 consist of two transmission gates 401, seven switches S1-S7, and three inverters 403. By the use of the switches S1-S7, the logic block 301 can be configured as any two-input combinatorial logic gate, for example, an AND2, OR2, NOR2, XNOR2, XOR2, or NAND2, as well as an inverter or a passgate. Regular data inputs coming from IP1 and IP2 are routed through switches S3-S7 in a selective manner. Note that the transmission gates 401 can be formed, in one embodiment, as opposing complimentary MOSFETs (seen in the detail of FIG. 4). The transmission gates 401 will allow a signal to pass through when both its PMOS and NMOS are turned on, i.e., when a low signal is present on the gate of the PMOS and a high signal is present on the gate of the NMOS.
Further, the input of transmission gate one is provided (1) from ground (or low logic signal) if switch S1 is closed (programmed), (2) from Vdd (or high logic signal) if switch S2 is closed (programmed), or (3) from IP1 if switch S3 is closed (programmed).
The input of transmission gate two is provided as either IP1 or an inverted version of IP2, depending upon which of switch S4 or S5 is programmed to be closed. Finally, the input IP2 is used to control which of the transmission gates 401 will allow a signal to pass through. Again, the input IP2 can be inverted using an inverter 403 depending upon the programming of switches S6 and S7.
The configuration of the logic block 301 is completely controlled by whether or not the switches S1-S7 are closed or open. This is one programming aspect of the FPGA. For example,
Turning to
Precisely which lines the output is driven on is controlled by switches S1-S6. More than one switch may be on at the same time in the case where the output of the logic head is required to be driven on multiple output lines.
For example, when line L21 is driven, one or both switches S1 and S2 are switched on. If only one of the switches S1 and S2 is on, then only one buffer drives the output onto the line L21. However, if both switches S1 and S2 are turned on (i.e. closed), then two drivers drive the output signal onto line L21. This doubles the driving capability, which may be important if line L21 is a long line. Thus, in this situation, if we assume that line L21 is a “long line” wherein the output signal is to be driven to a receiver that is relatively distant from the output signal, then the output signal is driven by two output buffers so that the driving signal would be increased to compensate for the long distance of line L21. Thus,
The concept of
Turning to
Pass switches S1-S7 are used to control to origination of an input to a logic head. To avoid signal contention or collision, only one switch S1-S9 is allowed to be programmed to the on position. When an input pin is unused, it is tied to either Vdd or Gnd using switches S8 or S9.
As noted above,
When a downward signal on VT2 needs to cross over to a parallel track, i.e., VT1 or VT3, switches S3 and S8 or S3 and S4 are programmed to be on. Alternatively, when it is desired to route the signal to HT1 or HT3, switches S3 and S2 or S3 and S6 are programmed to be on. Further, when it is desired to route the signal onto HT2 going left, switches S3 and S1 are programmed to be on. Finally, when it is desired to route the signal onto HT2 right, switches S3 and S5 are programmed to be on. Thus, as can be seen, using the cross over switch of
Examining the crossover switch of
It should be noted that the programmable switches discussed above can be implemented as conventional transistor switches, or in the alternative, use switches and programmable nonvolatile memory formed in accordance with pending U.S. patent application Ser. No. 09/955,641 filed Sep. 18, 2001 entitled “SEMICONDUCTOR MEMORY CELL AND MEMORY ARRAY USING A BREAKDOWN PHENOMENA IN AN ULTRA-THIN DIELECTRIC”, U.S. patent application Ser. No. 10/024,327 filed Dec. 17, 2001 entitled “SEMICONDUCTOR MEMORY CELL AND MEMORY ARRAY USING A BREAKDOWN PHENOMENA IN AN ULTRA-THIN DIELECTRIC”, and U.S. patent application Ser. No. 10/133,704 filed Apr. 26, 2002 entitled “HIGH DENSITY SEMICONDUCTOR MEMORY CELL AND MEMORY ARRAY USING A SINGLE TRANSISTOR”, assigned to the assignee of the present invention and which are herein incorporated by reference in their entirety.
From the foregoing, it will be appreciated that specific embodiments of the invention have been described herein for purposes of illustration, but that various modifications may be made without deviating from the spirit and scope of the invention. Accordingly, the invention is not limited except as by the appended claims.
Number | Name | Date | Kind |
---|---|---|---|
3634929 | Yoshida et al. | Jan 1972 | A |
4322822 | McPherson | Mar 1982 | A |
4488262 | Basire et al. | Dec 1984 | A |
4490900 | Chiu | Jan 1985 | A |
4502208 | McPherson | Mar 1985 | A |
4507757 | McElroy | Mar 1985 | A |
4543594 | Mohsen et al. | Sep 1985 | A |
4546273 | Osman | Oct 1985 | A |
4599705 | Holmberg et al. | Jul 1986 | A |
4613886 | Chwang | Sep 1986 | A |
4677742 | Johnson | Jul 1987 | A |
4758986 | Kuo | Jul 1988 | A |
4794562 | Kato et al. | Dec 1988 | A |
4823181 | Mohsen et al. | Apr 1989 | A |
4876220 | Mohsen et al. | Oct 1989 | A |
4899205 | Hamdy et al. | Feb 1990 | A |
4943538 | Mohsen et al. | Jul 1990 | A |
4962342 | Mead et al. | Oct 1990 | A |
5138410 | Takebuchi | Aug 1992 | A |
5150179 | Gill | Sep 1992 | A |
5303185 | Hazani | Apr 1994 | A |
5304871 | Dharmarajan et al. | Apr 1994 | A |
5323342 | Wada et al. | Jun 1994 | A |
5412244 | Hamdy et al. | May 1995 | A |
5455525 | Ho et al. | Oct 1995 | A |
5477499 | Van Buskirk et al. | Dec 1995 | A |
5496756 | Sharma et al. | Mar 1996 | A |
5576568 | Kowshik | Nov 1996 | A |
5578848 | Kwong et al. | Nov 1996 | A |
5586270 | Rotier et al. | Dec 1996 | A |
5587603 | Kowshik | Dec 1996 | A |
5600265 | El Gamal et al. | Feb 1997 | A |
5675541 | Leterrier | Oct 1997 | A |
5675547 | Koga | Oct 1997 | A |
5745417 | Kobayashi et al. | Apr 1998 | A |
5781032 | Bertolet et al. | Jul 1998 | A |
5825200 | Kolze | Oct 1998 | A |
5825201 | Kolze | Oct 1998 | A |
5880512 | Gordon et al. | Mar 1999 | A |
5889411 | Chaudhary | Mar 1999 | A |
5909049 | McCollum | Jun 1999 | A |
5986931 | Caywood | Nov 1999 | A |
5986939 | Yamada | Nov 1999 | A |
6016268 | Worley | Jan 2000 | A |
6034893 | Mehta | Mar 2000 | A |
6040968 | Duvvury et al. | Mar 2000 | A |
6064225 | Andrews et al. | May 2000 | A |
6064595 | Logie et al. | May 2000 | A |
6084428 | Kolze et al. | Jul 2000 | A |
6097077 | Gordon et al. | Aug 2000 | A |
6157568 | Schmidt | Dec 2000 | A |
6166954 | Chern | Dec 2000 | A |
6214666 | Mehta | Apr 2001 | B1 |
6215140 | Reisinger et al. | Apr 2001 | B1 |
6218274 | Komatsu | Apr 2001 | B1 |
6232631 | Schmidt et al. | May 2001 | B1 |
6249809 | Bro | Jun 2001 | B1 |
6282123 | Mehta | Aug 2001 | B1 |
6294809 | Logie | Sep 2001 | B1 |
6297103 | Ahn et al. | Oct 2001 | B1 |
6304666 | Warren et al. | Oct 2001 | B1 |
6351428 | Forbes | Feb 2002 | B2 |
6421293 | Candelier et al. | Jul 2002 | B1 |
6431456 | Nishizawa et al. | Aug 2002 | B2 |
6456535 | Forbes et al. | Sep 2002 | B2 |
6515509 | Baxter | Feb 2003 | B1 |
6556481 | Hsu et al. | Apr 2003 | B1 |
20010003374 | Bohmer et al. | Aug 2001 | A1 |
Number | Date | Country |
---|---|---|
0 295 935 | Dec 1988 | EP |
61292295 | Dec 1986 | JP |
Number | Date | Country | |
---|---|---|---|
20050035783 A1 | Feb 2005 | US |