Claims
- 1. A first-in first-out (FIFO) memory device, comprising:
a plurality of memory devices that are configured to support any combination of dual data rate (DDR) or single data rate (SDR) write modes that operate in-sync with a write clock signal and DDR or SDR read modes that operate in-sync with a read clock signal.
- 2. The device of claim 1, further comprising:
write control circuitry that provides said plurality of memory devices with write data in-sync with rising and falling edges of the write clock signal when the FIFO memory device is disposed in the DDR write mode; and read control circuitry that receives read data from said plurality of memory devices in-sync with rising and falling edges of the read clock signal when the FIFO memory device is disposed in the DDR read mode.
- 3. The device of claim 2, wherein said write control circuitry provides said plurality of memory devices with write data in-sync with leading edges of the write clock signal when the FIFO memory device is disposed in a single data rate (SDR) write mode; and wherein said read control circuitry receives read data from said plurality of memory devices in-sync with leading edges of the read clock signal when the FIFO memory device is disposed in a single data rate (SDR) read mode.
- 4. The device of claim 3, wherein said write control circuitry supports any combination of x4N, x2N and xN write data widths when the FIFO memory device is disposed in either the DDR write mode or the SDR write mode, where N is an integer.
- 5. The device of claim 4, wherein said read control circuitry supports any combination of x4N, x2N and xN read data widths when the FIFO memory device is disposed in either the DDR read mode or the SDR read mode.
- 6. The device of claim 5, wherein said plurality of memory devices comprise at least first, second, third and fourth memory devices.
- 7. The device of claim 6, wherein each of said plurality of memory devices comprises a multi-port cache FIFO memory device.
- 8. The device of claim 6, wherein during the DDR write mode when said write control circuitry is supporting the x4N write data width, said write control circuitry provides each of the first, second, third and fourth memory devices with 4N bits of write data in a sequence that is synchronized with leading and trailing edges of two (2) consecutive cycles of the write clock signal.
- 9. The FIFO memory device of claim 8, wherein during the DDR write mode when said write control circuitry is supporting the x2N write data width, said data write control circuitry provides each of the first, second, third and fourth memory devices with 4N bits of write data in a sequence that is synchronized with trailing edges of four (4) consecutive cycles of the write clock signal.
- 10. The FIFO memory device of claim 9, wherein during the DDR write mode when said write control circuitry is supporting the xN write data width, said write control circuitry provides each of the first, second, third and fourth memory devices with 4N bits of write data in a sequence that is synchronized with trailing edges of every other one of eight (8) consecutive cycles of the write clock signal.
- 11. The FIFO memory device of claim 10, wherein during the SDR write mode when said write control circuitry is supporting the x4N write data width, said write control circuitry provides each of the first, second, third and fourth memory devices with 4N bits of write data in a sequence that is synchronized with leading edges of four (4) consecutive cycles of the write clock signal.
- 12. The FIFO memory device of claim 11, wherein during the SDR write mode when said write control circuitry is supporting the x2N write data width, said write control circuitry provides each of the first, second, third and fourth memory devices with 4N bits of write data in a sequence that is synchronized with leading edges of every other one of eight (8) consecutive cycles of the first clock signal.
- 13. The FIFO memory device of claim 12, wherein during the SDR write mode when said write control circuitry is supporting the xN write data width, said write control circuitry provides each of the first, second, third and fourth memory devices with 4N bits of write data in a sequence that is synchronized with leading edges of every fourth one of sixteen (16) consecutive cycles of the write clock signal.
- 14. A first-in first-out (FIFO) memory device, comprising:
a plurality of memory devices; and an input multiplexer that provides said plurality of memory devices with write data in-sync with rising and falling edges of a write clock signal when the FIFO memory device is disposed in a dual data rate (DDR) write mode.
- 15. The device of claim 14, further comprising:
an output multiplexer that receives read data from said plurality of memory devices in-sync with rising and falling edges of a read clock signal when the FIFO memory device is disposed in a DDR read mode.
- 16. The device of claim 14, wherein said input multiplexer comprises:
an input data buffer; a master latch electrically coupled to an output of said input data buffer; a first bus matching circuit that is electrically coupled to an output of said master latch; and a slave latch electrically coupled to outputs of said first bus matching circuit.
- 17. The device of claim 15, wherein said output multiplexer comprises:
a second bus matching circuit having inputs that is electrically coupled to receive read data from said plurality of memory devices; and first and second output registers having inputs that are electrically coupled to first and second output ports of said second bus matching circuit.
- 18. The device of claim 17, wherein said output multiplexer further comprises a redirect multiplexer having first and second inputs electrically coupled to the first and second output ports and an output electrically coupled to an input of said first output register.
- 19. The device of claim 18, wherein said redirect multiplexer is responsive to a single date rate select signal that enables the second output register to be bypassed when the FIFO memory device is disposed in a single data rate (SDR) read mode of operation.
- 20. The device of claim 15, wherein said input multiplexer comprises:
an input data buffer; a master latch electrically coupled to an output of said input data buffer; a first bus matching circuit that is electrically coupled to an output of said master latch; and a slave latch electrically coupled to outputs of said first bus matching circuit.
- 21. The device of claim 20, wherein said output multiplexer comprises:
a second bus matching circuit having inputs that is electrically coupled to receive read data from said plurality of memory devices; and first and second output registers having inputs that are electrically coupled to first and second output ports of said second bus matching circuit.
- 22. The device of claim 21, wherein said output multiplexer further comprises a redirect multiplexer having first and second inputs electrically coupled to the first and second output ports and an output electrically coupled to an input of said first output register.
- 23. The device of claim 22, wherein said redirect multiplexer is responsive to a single date rate select signal that enables the second output register to be bypassed when the FIFO memory device is disposed in a single data rate (SDR) read mode of operation.
- 24. The device of claim 15, further comprising flag circuitry that evaluates an empty condition in the FIFO memory device by comparing a write counter value that is generated off a trailing edge of the write clock signal against a read counter value that is generated off a leading edge of the read clock signal when the FIFO memory device is disposed in the DDR write mode.
- 25. The device of claim 15, further comprising flag circuitry that evaluates a full condition in the FIFO memory device by comparing a read counter value that is generated off a trailing edge of the read clock signal against a write counter value that is generated off a leading edge of the write clock signal when the FIFO memory device is disposed in the DDR read mode.
- 26. The device of claim 15, further comprising flag circuitry that evaluates a programmable almost empty condition in the FIFO memory device by comparing a write counter value that is generated off a trailing edge of the write clock signal against a read counter value that is generated off a leading edge of the read clock signal when the FIFO memory device is disposed in the DDR write mode.
- 27. The device of claim 15, further comprising flag circuitry that evaluates a programmable almost full condition in the FIFO memory device by comparing a read counter value that is generated off a trailing edge of the read clock signal against a write counter value that is generated off a leading edge of the write clock signal when the FIFO memory device is disposed in the DDR read mode.
- 28. A first-in first-out (FIFO) memory device, comprising:
a plurality of memory devices that are configured to support any combination of dual data rate (DDR) or single data rate (SDR) write modes that operate in-sync with a write clock signal and DDR or SDR read modes that operate in-sync with a read clock signal; and flag circuitry that evaluates an empty condition in the FIFO memory device by comparing a write counter value that is generated off a trailing edge of the write clock signal against a read counter value that is generated off a leading edge of the read clock signal when the FIFO memory device is disposed in the DDR write mode.
- 29. The device of claim 28, wherein said flag circuitry evaluates a full condition in the FIFO memory device by comparing a read counter value that is generated off a trailing edge of the read clock signal against a write counter value that is generated off a leading edge of the write clock signal when the FIFO memory device is disposed in the DDR read mode.
- 30. A first-in first-out (FIFO) memory device, comprising:
a plurality of multi-port cache memory devices that are configured to support any combination of dual data rate (DDR) or single data rate (SDR) write modes that operate in-sync with a write clock signal and DDR or SDR read modes that operate in-sync with a read clock signal.
- 31. The device of claim 30, wherein said plurality of multi-port cache memory devices comprise first and second quad-port cache memory devices.
- 32. The device of claim 31, further comprising flag circuitry that evaluates an empty condition in the FIFO memory device by comparing a write counter value that is generated off a trailing edge of the write clock signal against a read counter value that is generated off a leading edge of the read clock signal when the FIFO memory device is disposed in the DDR write mode.
- 33. The device of claim 30, further comprising flag circuitry that evaluates an empty condition in the FIFO memory device by comparing a write counter value that is generated off a trailing edge of the write clock signal against a read counter value that is generated off a leading edge of the read clock signal when the FIFO memory device is disposed in the DDR write mode.
- 34. The device of claim 31, wherein the first quad-port cache memory device comprises:
a data input register having an input electrically coupled to a first port of the first quad-port cache memory device and an output electrically coupled to a second port of the quad-port cache memory device; a multiplexer responsive to at least one select signal, said multiplexer having a first input electrically coupled to the output of said data input register and a second input electrically coupled to a third port of the first quad-port cache memory device; and an output register having an input electrically coupled to an output of said multiplexer and an output electrically coupled to a fourth port of the first quad-port cache memory device.
- 35. The device of claim 34, further comprising flag circuitry that evaluates an empty condition in the FIFO memory device by comparing a write counter value that is generated off a trailing edge of the write clock signal against a read counter value that is generated off a leading edge of the read clock signal when the FIFO memory device is disposed in the DDR write mode.
- 36. A first-in first-out (FIFO) memory device, comprising:
a plurality of memory devices that are configured to support a dual data rate (DDR) read mode that operates in-sync with leading and trailing edges of a read clock signal; and read control circuitry that marks, in response to an active mark signal, data read from the FIFO memory device in response to a trailing edge of a first cycle of the read clock signal during the DDR read mode and retransmits, in response to an active retransmit signal, a stream of read data that commences with data previously read from the FIFO memory device in response to a leading edge of the first cycle of the read clock signal and then follows with the marked read data.
- 37. The memory device of claim 36, wherein the data previously read from the FIFO memory device in response to a leading edge of the first cycle of the read clock signal was read from a first one of said plurality of memory devices and wherein the data read from the FIFO memory device in response to a trailing edge of the first cycle of the read clock signal was read from a second one of said plurality of memory devices.
- 38. The memory device of claim 36, wherein said read control circuitry marks the read data in response to an occurrence of an active mark signal during a leading edge of a read clock signal.
- 39. The memory device of claim 38, wherein said read control circuitry initiates retransmit of read data in response to an occurrence of an active retransmit signal during a leading edge of a read clock signal.
- 40. A first-in first-out (FIFO) memory device, comprising:
a plurality of memory devices that are configured to support any combination of dual data rate (DDR) or single data rate (SDR) write modes that operate in-sync with a write clock signal and DDR or SDR read modes that operate in-sync with a read clock signal; and flag circuitry that evaluates a full condition in the FIFO memory device by comparing a marked read counter value, which is generated off a trailing edge of a cycle of the read clock signal that follows closest in time a leading edge of an active mark signal, against a write counter value that is generated off a leading edge of the write clock signal when the FIFO memory device is disposed in the DDR read mode.
- 41. The memory device of claim 40, wherein said flag circuitry evaluates an almost full condition in the FIFO memory device by comparing the marked read counter value against the write counter value and a programmable almost full offset.
- 42. A first-in first-out (FIFO) memory device, comprising:
first, second, third and fourth quad-port cache memory devices that are configured in a quad arrangement to support both dual data rate (DDR) and single data rate (SDR) write modes.
REFERENCE TO PRIORITY APPLICATION
[0001] This application claims priority to U.S. application Ser. No. 60/314,393, filed Aug. 23, 2001 (Attorney Docket No. 5646-55PR), the disclosure of which is hereby incorporated herein by reference.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60314393 |
Aug 2001 |
US |