Claims
- 1. A storage apparatus to be coupled with a system bus for receiving a write request accompanied with a plurality of block data through said system bus from an information processing system, wherein each of said plurality of block data includes a first predetermined number of bits, said storage apparatus comprising:
a plurality of nonvolatile flash semiconductor memories each of which includes a plurality of memory blocks erasable in units by flash erase operations; and an interface and controller unit which is coupled with said system bus and said plurality of nonvolatile flash semiconductor memories, and which carries out write operations of said plurality of block data into said plurality of nonvolatile flash semiconductor memories in response to said write request, wherein each of said plurality of nonvolatile flash semiconductor memories includes a flash data bus, having a width of a second predetermined number of bits, for inputting data to be written into each nonvolatile flash semiconductor memory, wherein said interface and controller unit has a system data bus having a width of a third predetermined number of bits which is a product of multiplying said second predetermined number of bits by a number of said plurality of nonvolatile flash semiconductor memories, and wherein said write operations of said plurality of block data into said plurality of nonvolatile flash semiconductor memories are carried out simultaneously in response to said write request.
- 2. A storage apparatus according to claim 1, wherein each of said plurality of nonvolatile flash semiconductor memories is a flash memory chip.
- 3. A storage apparatus according to claim 1, wherein said interface and controller unit includes a processor.
- 4. A storage apparatus according to claim 1, wherein a number of the simultaneous write operations of said plurality of block data into said plurality of nonvolatile flash semiconductor memories is dependent on a number of sectors of said plurality of block data to be written in response to said write request.
- 5. A storage apparatus according to claim 1, wherein a size of each of said plurality of memory blocks of erase units is said first predetermined number of bits.
- 6. A storage apparatus to be coupled with a system bus for receiving a write request accompanied with a plurality of block data through said system bus from an information processing system, wherein each of said plurality of block data includes a first predetermined number of bits, said storage apparatus comprising:
a plurality of nonvolatile flash semiconductor memories each of which includes a plurality of memory blocks erasable in units by flash erase operations; and an interface and controller unit which is coupled with said system bus and said plurality of nonvolatile flash semiconductor memories, and which carries out write operations of said plurality of block data into said plurality of nonvolatile flash semiconductor memories in response to said write request, wherein each of said plurality of nonvolatile flash semiconductor memories has a flash data bus, having a width of a second predetermined number of bits, for inputting data to be written into each nonvolatile flash semiconductor memory, wherein said interface and controller unit has a system data bus, having a width of a third predetermined number of bits which is a product of multiplying said second predetermined number of bits by a number of said plurality of nonvolatile flash semiconductor memories, and wherein said write operations of said plurality of block data into said plurality of nonvolatile flash semiconductor memories are carried out in parallel in response to said write request.
- 7. A storage apparatus according to claim 6, wherein each of said plurality of nonvolatile flash semiconductor memories is a flash memory chip.
- 8. A storage apparatus according to claim 6, wherein said interface and controller unit includes a processor.
- 9. A storage apparatus according to claim 6, wherein a number of the parallel write operations of said plurality of block data into said plurality of nonvolatile flash semiconductor memories is dependent on a number of sectors of said plurality of block data to be written in response to said write request.
- 10. A storage apparatus according to claim 6, wherein a size of each of said plurality of memory blocks of erase units is said first predetermined number of bits.
- 11. A storage apparatus to be coupled with a system bus for receiving a write request accompanied with a plurality of block data through said system bus from an information processing system, wherein each of said plurality of block data is includes a predetermined number of bits, said storage apparatus comprising:
a plurality of nonvolatile flash semiconductor memories each of which includes a plurality of memory blocks erasable in units by flash erase operations; and an interface and controller unit which is coupled with said system bus and said plurality of nonvolatile flash semiconductor memories, and which carries out write operations of said plurality of block data into said plurality of nonvolatile flash semiconductor memories in response to said write request, wherein each of said plurality of nonvolatile flash semiconductor memories includes a flash data bus, having a width of a second predetermined number of bits, for inputting data to be written into each nonvolatile flash semiconductor memory, wherein said interface and controller unit has a system data bus having a width of a third predetermined number of bits which is a product of multiplying said second predetermined bits number by a number of said plurality of nonvolatile flash semiconductor memories, and wherein said write operations of said plurality of block data into said plurality of nonvolatile flash semiconductor memories are carried out concurrently in response to said write request.
- 12. A storage apparatus according to claim 11, wherein each of said plurality of nonvolatile flash semiconductor memories is a flash memory chip.
- 13. A storage apparatus according to claim 11, wherein said interface and controller unit includes a processor.
- 14. A storage apparatus according to claim 11, wherein a number of the concurrent write operations of said plurality of block data into said plurality of nonvolatile flash semiconductor memories is dependent on a number of sectors of said plurality of block data to be written in response to said write request.
- 15. A storage apparatus according to claim 11, wherein a size of each of said plurality of memory blocks of erase units is said first predetermined number of bits.
Priority Claims (1)
Number |
Date |
Country |
Kind |
05-051041 |
Mar 1993 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] The present application is a continuation of application Ser. No. 10/023,701, filed Dec. 21, 2001; which is a continuation of application Ser. No. 09/793,967, filed Feb. 28, 2001, now U.S. Pat. No. 6,351,787; which is a continuation of application Ser. No. 08/207,749, filed Mar. 9, 1994, now U.S. Pat. No. 6,272,610, the contents of which are incorporated herein by reference.
[0002] The present application is relevant to U.S. patent application Ser. No. 08/079,550 filed on Jun. 22, 1993 in the names of Kenichi Kaki et al., and of which priority is based on Japanese Patent Application Serial No. 4-163074 filed on Jun. 22, 1992, the contents of which are incorporated herein by reference.
Continuations (3)
|
Number |
Date |
Country |
Parent |
10023701 |
Dec 2001 |
US |
Child |
10683066 |
Oct 2003 |
US |
Parent |
09793967 |
Feb 2001 |
US |
Child |
10023701 |
Dec 2001 |
US |
Parent |
08207749 |
Mar 1994 |
US |
Child |
09793967 |
Feb 2001 |
US |