Claims
- 1. A storage apparatus to be coupled with a system bus for receiving a write request accompanied with a plurality of sector data through said system bus from an information processing system, wherein each of said plurality of sector data is comprised of 512 bytes, comprising:an interface unit to be coupled to said system bus; a plurality of nonvolatile flash semiconductor memories each of which includes a plurality of memory blocks of erase units erasable by flash erase operations; and a controller, coupled to said interface unit and said plurality of nonvolatile flash semiconductor memories, which carries out write operations of said plurality of sector data into said plurality of nonvolatile flash semiconductor memories in response to said write request, wherein each of said plurality of nonvolatile flash semiconductor memories has a flash data bus width of a first predetermined bit number for inputting data to be written into each nonvolatile flash semiconductor memory, wherein said interface unit has a system data bus width of a second predetermined bit number which includes a product number of multiplying said first predetermined bit number by a number of said plurality of nonvolatile flash semiconductor memories, and wherein said write operations of said plurality of sector data into said plurality of nonvolatile flash semiconductor memories are carried out simultaneously in response to said write request.
- 2. A storage apparatus according to claim 1, wherein each of said plurality of nonvolatile flash semiconductor memories is a flash memory chip.
- 3. A storage apparatus according to claim 1, wherein said controller includes a processor.
- 4. A storage apparatus according to claim 1, wherein a number of the simultaneous write operations of said plurality of sector data into said plurality of nonvolatile flash semiconductor memories is dependent on a number of sectors of said plurality of sector data to be written in response to said write request.
- 5. A storage apparatus according to claim 1, wherein a size of each of said plurality of memory blocks of erase units is 512 bytes.
- 6. A storage apparatus to be coupled with a system bus for receiving a write request accompanied with a plurality of sector data through said system bus from an information processing system, wherein each of said plurality of sector data is comprised of 512 bytes, comprising:an interface unit to be coupled to said system bus; a plurality of nonvolatile flash semiconductor memories each of which includes a plurality of memory blocks of erase units erasable by flash erase operations; and a controller, coupled to said interface unit and said plurality of nonvolatile flash semiconductor memories, which carries out write operations of said plurality of sector data into said plurality of nonvolatile flash semiconductor memories in response to said write request, wherein each of said plurality of nonvolatile flash semiconductor memories has a flash data bus width of a first predetermined bit number for inputting data to be written into each nonvolatile flash semiconductor memory, wherein said interface unit has a system data bus width of a second predetermined bit number which includes a product number of multiplying said first predetermined bit number by a number of said plurality of nonvolatile flash semiconductor memories, and wherein said write operations of said plurality of sector data into said plurality of nonvolatile flash semiconductor memories are carried out in parallel in response to said write request.
- 7. A storage apparatus according to claim 6, wherein each of said plurality of nonvolatile flash semiconductor memories is a flash memory chip.
- 8. A storage apparatus according to claim 6, wherein said controller includes a processor.
- 9. A storage apparatus according to claim 6, wherein a number of the parallel write operations of said plurality of sector data into said plurality of nonvolatile flash semiconductor memories is dependent on a number of sectors of said plurality of sector data to be written in response to said write request.
- 10. A storage apparatus according to claim 6, wherein a size of each of said plurality of memory blocks of erase units is 512 bytes.
- 11. A storage apparatus to be coupled with a system bus for receiving a write request accompanied with a plurality of sector data through said system bus from an information processing system, wherein each of said plurality of sector data is comprised of 512 bytes, comprising:an interface unit to be coupled to said system bus; a plurality of nonvolatile flash semiconductor memories each of which includes a plurality of memory blocks of erase units erasable by flash erase operations; and a controller, coupled with said interface unit and said plurality of nonvolatile flash semiconductor memories, which carries out write operations of said plurality of sector data into said plurality of nonvolatile flash semiconductor memories in response to said write request, wherein each of said plurality of nonvolatile flash semiconductor memories has a flash data bus width of a first predetermined bit number for inputting data to be written into each nonvolatile flash semiconductor memory, wherein said interface unit has a system data bus width of a second predetermined bit number which includes a product number of multiplying said first predetermined bit number by a number of said plurality of nonvolatile flash semiconductor memories, and wherein said write operations of said plurality of sector data into said plurality of nonvolatile flash semiconductor memories are carried out concurrently in response to said write request.
- 12. A storage apparatus according to claim 11, wherein each of said plurality of nonvolatile flash semiconductor memories is a flash memory chip.
- 13. A storage apparatus according to claim 11, wherein said controller includes a processor.
- 14. A storage apparatus according to claim 11, wherein a number of the concurrent write operations of said plurality of sector data into said plurality of nonvolatile flash semiconductor memories is dependent on a number of sectors of said plurality of sector data to be written in response to said write request.
- 15. A storage apparatus according to claim 11, wherein a size of each of said plurality of memory blocks of erase units is 512 bytes.
Priority Claims (1)
Number |
Date |
Country |
Kind |
5-051041 |
Mar 1993 |
JP |
|
Parent Case Info
This is a continuation of application Ser. No. 08/207,749, filed Mar. 9, 1994 is now U.S. Pat. No. 6,272,610.
US Referenced Citations (20)
Foreign Referenced Citations (4)
Number |
Date |
Country |
5488242 |
Jun 1979 |
JP |
61245255 |
Oct 1986 |
JP |
62217496 |
Sep 1987 |
JP |
2292798 |
Dec 1990 |
JP |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09/207749 |
Mar 1994 |
US |
Child |
09/793967 |
|
US |