This non-provisional application claims priority under 35 U.S.C. § 119(a) on Patent Application No(s). 109110745 filed in Taiwan (ROC) on Mar. 30, 2020, the entire contents of which are hereby incorporated by reference.
The disclosure relates to a filter, more particularly to a filter using microstrip technology.
As mobile terminals such as smartphones become more and more powerful, it needs to cover as many frequency bands as possible. Radio frequency front-end (RFFE) module is a functional area of a mobile handset between the RF transceiver and the antenna and is critical for wireless communication applications, and therefore its performance determines some important features, such as the communication mode that the mobile terminal can support, the strength of received signal, the wireless communication stability, and the transmission power.
Nowadays, a typical high-end smartphone for international use might need to filter transmission and reception paths of 2G, 3G and 4G modes, cover up to dozens bands and coexisting with Wi-Fi, Bluetooth and GPS system. In addition to the need for substantial isolation between signal pathways to avoid interferences, it is also necessary to suppress other unwanted noise or signals. This leads to a growth in the number of filters within each device. Meanwhile, with the trend of miniaturization, how to miniaturize the device with so many filtering components also become one of the important projects in related fields.
In practical application, a filter may include capacitor, inductor, and resistor implemented in integrated circuit form for ensuring the specific signal propagates into the circuit while noise or other signals that lie outside the desired bandwidth are excluded. In long term evolution (LTE), the surface acoustic wave (SAW) and bulk acoustic wave (BAW) filters may deliver exceptional performance with sharp roll-off, low insertion loss, and high isolation and therefore are widely used.
However, according to reports, in high-frequency applications (e.g., 5G millimeter wave (mmWave) services), the existing SAW and BAW filters, instead of keeping their performance, increase the passband return loss and have poor stopband attenuation. For this reason, with the advent of the 5G era, it is undesirable for the RFFE module to continue to use the SAW and BAW filters as bandwidth filters.
One embodiment of the disclosure provides a filter including a dielectric substrate, a ground layer, a microstrip line layer, two signal vias and a plurality of ground vias. The ground layer is formed on a surface of the dielectric substrate and has a ground plane and two signal terminal contacts. The microstrip line layer is located on another surface of the dielectric substrate and includes at least three microstrip resonators, a common electrode, an input terminal contact, and an output terminal contact. The input terminal contact and the output terminal contact are respectively connected to two of the at least three microstrip resonators, and the at least three microstrip resonators extend outwards from the common electrode. The signal vias and the ground vias extend among the ground layer, the dielectric substrate, and the microstrip line layer. The signal terminal contacts are respectively connected to the input terminal contact and the output terminal contact through the plurality of signal vias. The ground plane is connected to the common electrode through the plurality of ground vias. The filter further includes at least one capacitive coupling unit capacitive-coupled with two of the at least three microstrip resonators adjacent to each other.
The present disclosure will become better understood from the detailed description given hereinbelow and the accompanying drawings which are given by way of illustration only and thus are not intending to limit the present disclosure and wherein:
In the following detailed description, for purposes of explanation, numerous specific details are set forth in order to provide a thorough understanding of the disclosed embodiments. It will be apparent, however, that one or more embodiments may be practiced without these specific details.
In addition, for the purpose of simple illustration, well-known features may be drawn schematically, and some unnecessary details may be omitted from the drawings. And the size or ratio of the features in the drawings of the present disclosure may be exaggerated for illustrative purposes, but the present disclosure is not limited thereto. Note that the actual size and designs of the product manufactured based on the teaching of the present disclosure may also be properly modified according to any actual requirement.
Further, as used herein, the terms “end”, “part”, “portion” or “area” may be used to describe a technical feature on or between component(s), but the technical feature is not limited by these terms. In addition, unless otherwise specified, the term “substantially”, “approximately” or “about” may be used herein to provide an industry-accepted tolerance to its corresponding term without resulting in a change in the basic function of the subject matter at issue.
Furthermore, unless otherwise defined, all the terms used in the disclosure, including technical and scientific terms, have their ordinary meanings that can be understood by those skilled in the art. Moreover, the definitions of the above terms are to be interpreted as being consistent with the technical fields related to the disclosure. Unless specifically defined, these terms are not to be construed as too idealistic or formal meanings.
Firstly, referring to
As shown, in this embodiment, the filter 1 at least includes a ground layer 10, a dielectric substrate 20, a flat layer 30, a microstrip line layer 40, and at least one capacitive coupling unit 50. In addition, the filter 1 may further include a dielectric layer lamination 70 and a ground layer 80. The arrangements of the above components are introduced below.
The ground layer 80 is made of suitable metal (e.g., copper) and the disclosure is not limited thereby. In this embodiment, the ground layer 80 includes a ground plane 810 and two signal terminal contacts 830.
The dielectric layer lamination 70 is formed on the ground layer 80. The dielectric layer lamination 70 is made of, for example, ceramic. For example, the dielectric layer lamination 70 is a structure made from a number of ceramic layers of the same or different thicknesses stacked, aligned, laminated, and fired together using low temperature co-fired ceramic (LTCC) technology. The dielectric layer lamination 70 has a dielectric coefficient ranging approximately between 3 and 20 (larger than 5, for instance).
Note that the thickness or height of the dielectric layer lamination 70 can be modified according to the required structural strength or height of filter, environment conditions, or other actual requirements, and the disclosure is not limited thereby. In addition, the dielectric layer lamination 70 includes a plurality of conductive vias 710 and two conductive vias 730 penetrating therethrough, wherein the conductive vias 710 are connected to the ground plane 810 of the ground layer 80, and the conductive vias 730 are respectively connected to the signal terminal contacts 830 of the ground layer 80.
The ground layer 10 is formed on another surface of the dielectric layer lamination 70 facing away from the ground layer 80. The ground layer 10 may have the same or similar configuration to that of the ground layer 80 and is also made of suitable metal. In this embodiment, the ground layer 10 includes a ground plane 110 and two signal terminal contacts 130, wherein the ground plane 110 is connected to the conductive vias 710 of the dielectric layer lamination 70, and the signal terminal contacts 130 are respectively connected to the conductive vias 730 of the dielectric layer lamination 70.
The dielectric substrate 20 is formed on a surface of the ground layer 10 facing away from the dielectric layer lamination 70. Similar to the dielectric layer lamination 70, the dielectric substrate 20 is also made using low temperature co-fired ceramic technology. The dielectric substrate 20 has a dielectric coefficient ranging approximately between 3 and 20 (larger than 5, for instance).
Note that the thickness or height of the dielectric substrate 20 is not particularly restricted but is preferably as small as possible for the purpose of filter miniaturization. For example, the dielectric substrate 20 may be a single layer of raw material of LTCCs having the possible minimum thickness. Thus, as shown, the dielectric substrate 20 has a thickness apparently smaller than that of the dielectric layer lamination 70. In one example, the dielectric substrate 20 has a thickness of less than 150 μm (e.g., 125 μm), but the disclosure is not limited to.
In addition, the dielectric substrate 20 includes a plurality of conductive vias 210 and two conductive vias 230 penetrating therethrough, wherein the conductive vias 210 are connected to the ground plane 110 of the ground layer 10, and the conductive vias 230 are respectively connected to the signal terminal contacts 130 of the ground layer 10.
The flat layer 30 is formed on a surface of the dielectric substrate 20 facing away from the ground layer 10. In other words, the dielectric substrate 20 is located between the flat layer 30 and the ground layer 10. The flat layer 30 and the dielectric substrate 20 are different in material. The flat layer 30 is made from, for example, Epoxy, Polyimide (PI), or glass; specifically, the flat layer 30 is made from, for example, light-sensitive material that can be used in photolithography process.
The flat layer 30 has a thickness ranging, for example, approximately between 3 and 20 μm. While forming the flat layer 30, the flat layer 30 can fill in all the holes on the surface of the dielectric substrate 20 caused by the manufacturing factors, such that the flat layer 30 is able to create a flat surface with a high degree of flatness on the dielectric substrate 20. In addition, the flat layer 30 includes a plurality of conductive vias 310 and two conductive vias 330 penetrating therethrough, wherein the conductive vias 310 are connected to the conductive vias 210 of the dielectric substrate 20, and the conductive vias 330 are respectively connected to the conductive vias 230 of the dielectric substrate 20.
The microstrip line layer 40 is formed on a surface of the flat layer 30 facing away from the dielectric substrate 20, in other words, the flat layer 30 is located between the microstrip line layer 40 and the dielectric substrate 20. Since the flat layer 30 has a high degree of flatness, it is allowed to use photolithography process to form the microstrip line layer 40 onto the flat layer 30, and this process can make the microstrip line layer 40 only have a thickness of approximately 15 μm. And the flatness of the flat layer 30 can make the microstrip line layer 40 more firmly attach to the flat layer 30. Also, the microstrip line layer 40 made using photolithography would have a very low roughness. As such, the bottom and top surfaces of the microstrip line layer 40 will have a high degree of flatness and low degree of roughness and therefore beneficial to reduce the loss in passband.
On the contrary, in the case without the flat layer 30, a microstrip line layer shall be directly formed on the dielectric substrate 20, but the holes and rough surface of the dielectric substrate 20 make it difficult or impossible to use photolithography to form the microstrip line layer, and thus the dielectric substrate 20 can only be made using grid printing. This affects the flatness of the microstrip line layer and increases the roughness of the microstrip line layer and thereby leading increase in passband insertion loss. Also, while directly forming the microstrip line layer on the dielectric substrate 20, the material of the microstrip line layer would easily diffuse into the holes of the dielectric substrate 20 so that the microstrip resonators are unable to be formed into the desired shape.
Referring back to
Then, in this embodiment, the microstrip line layer 40 includes a common electrode 410, at least three microstrip resonators 430, an input terminal contact 450, and an output terminal contact 470. The common electrode 410 is connected to the conductive vias 310 of the flat layer 30, and the input terminal contact 450 and the output terminal contact 470 are respectively connected to two of the microstrip resonators 430 and are respectively connected to the conductive vias 330 of the flat layer 30. As shown, in this embodiment, the common electrode 410 of the microstrip line layer 40, the conductive vias 310 of the flat layer 30, the conductive vias 210 of the dielectric substrate 20, the ground plane 110 of the ground layer 10, the conductive vias 710 of the dielectric layer lamination 70, and the ground plane 810 of the ground layer 80 together form a plurality of ground vias GV in the filter 1, such that the common electrode 410 of the microstrip line layer 40 can be connected to the ground plane 810 of the ground layer 80 through the ground vias GV. The input terminal contact 450 and the output terminal contact 470 of the microstrip line layer 40, the conductive vias 330 of the flat layer 30, the conductive vias 230 of the dielectric substrate 20, the signal terminal contacts 130 of the ground layer 10, the conductive vias 730 of the dielectric layer lamination 70, and the signal terminal contacts 830 of the ground layer 80 together form two signal vias SV in the filter 1, such that the input terminal contact 450 and the output terminal contact 470 of the microstrip line layer 40 can be in signal communication with the signal terminal contacts 830 of the ground layer 80 through the signal vias SV.
The microstrip resonators 430 are connected to the common electrode 410 and extend outwards from the common electrode 410 and therefore each have a free end. The microstrip resonators 430 are spaced to be arranged in a combline arrangement.
Herein, the dielectric substrate 20 underneath the microstrip line layer 40 may be implemented by a single LTCC layer with possible minimum thickness, thus the microstrip resonators 430 of the microstrip line layer 40 are allowed to be spaced by a relatively small distance still sufficient for signal transmission. In addition, the high dielectric coefficient of the dielectric substrate 20 allows the microstrip resonators 430 to have a short length still sufficient for the stack of thin and thick layers (the microstrip line layer 40 and the dielectric substrate 2) to achieve the desired resonance effect. As such, with the relatively small thickness and high dielectric coefficient of the dielectric substrate 20, the microstrip resonators 430 of the microstrip line layer 40 can have a short length and be spaced by a small distance, which helps reduce the overall size to meet the requirement of miniaturization.
In this embodiment, the capacitive coupling unit 50 is capacitive-coupled with the two of the microstrip resonators 430 located adjacent to each other. Specifically, the capacitive coupling unit 50 includes a plurality of first fingers 510 and a plurality of second fingers 520, the first fingers 510 are integrally formed with one of the microstrip resonators 430, the second fingers 520 are integrally formed with another one of the microstrip resonators 430. In more detail, the first fingers 510 extend from one of the microstrip resonators 430 towards another adjacent microstrip resonator 430 and are spaced along the microstrip resonator 430 they are connected to, the second fingers 520 extend from the another microstrip resonator 430 towards the microstrip resonator 430 where the first fingers 510 are located and are spaced along the microstrip resonator 430 they are connected to.
As shown, the first fingers 510 and the second fingers 520 located between two adjacent microstrip resonators 430 are alternately interlaced with each other to form an interdigital capacitor. In this embodiment, the first fingers 510, the second fingers 520, and the microstrip resonators 430 are all formed on the surface of the flat layer 30 facing away from the dielectric substrate 20, In short, in this embodiment, the capacitive coupling unit 50 and the microstrip line layer 40 are formed on the same plane and can be considered as the same layer.
In the capacitive coupling unit 50, the first fingers 510, and the second fingers 520 may each have a width W at least less than approximately 50 μm (e.g., approximately 10 μm) and may be spaced by a gap G at least less than approximately 50 μm (e.g., approximately 10 μm). This ensures the forming of the capacitive coupling of the first fingers 510 and the second fingers 520 between the adjacent microstrip resonators 430.
Then, please refer to
In addition, as shown, in this or some other embodiments, the adjacent microstrip resonators 430 having the capacitive coupling unit 50 have a length L1 (the length of the long side from the root connected to the common electrode 410 to the distal end thereof) at least shorter than a length L2 of other microstrip resonators 430. And the length differences among the microstrip resonators 430 help to improve the passband performance of the filter 1.
Herein, please refer to
It is noted that the adjacent microstrip resonators 430 having the capacitive coupling unit 50 may have the same or different lengths, and the disclosure is not limited thereto.
Then, please refer to
In the previous embodiments, the capacitive coupling unit 50 and the microstrip resonators 430 are formed on the same plane and can be considered as the same layer, but the discourse is not limited thereto. For example, referring to
In this embodiment, the filter 1′ includes a capacitive coupling unit 50′ being a single-layered capacitor arranged on another plane different from the microstrip line layer 40. Specifically, in this embodiment, the top surface of the microstrip line layer 40 is formed with another flat layer 30′ having the configuration substantially the same as that of the aforementioned flat layer 30, and the surface of the flat layer 30′ facing away from the microstrip line layer 40 is coated with a layer of capacitor, i.e., the capacitive coupling unit 50′. In this arrangement, the flat layer 30′ is located between the microstrip line layer 40 and the capacitive coupling unit 50′, and the capacitive coupling unit 50′ is arranged crossing two adjacent microstrip resonators 430 of the microstrip line layer 40. Viewing from the top view of the filter 1′, the capacitive coupling unit 50′ at least overlaps with two adjacent microstrip resonators 430 of the microstrip line layer 40. According to an experiment result, the capacitive coupling unit 50′ can be capacitive-coupled with the adjacent microstrip resonators 430, achieving an improvement in stopband suppression equivalent to that of the aforementioned filter. Similarly, in this embodiment, the microstrip resonators 430 that are capacitive-coupled with the capacitive coupling unit 50′ may have a length shorter than that of other microstrip resonators 430.
Further, please be noted that, in other embodiments, the filter may have more than one capacitive coupling unit of any one of the previous embodiments, and the capacitive coupling units may be arranged between consecutive adjacent microstrip resonators or between some inconsecutive pairs of adjacent microstrip resonators. In addition, as long as it can achieve the effect similar to that by the capacitive coupling unit and microstrip resonators, the quantities, shapes of the capacitive coupling unit and the locations of the capacitive coupling unit relative to the microstrip resonators all can be modified according to actual requirements, such as character of transmission zero. It is also noted that the quantity of the microstrip resonators may be modified according to actual requirements; in some other embodiments, the filter may have three or more than four microstrip resonators.
According to the filter as discussed in the above embodiments, the capacitive coupling unit is capacitive-coupled with the adjacent microstrip resonators, thus, in mmWave applications, the filter is able to realize a low passband insertion loss and high stopband suppression compared to the traditional SAW and BAW filters. Thus, the filter of the disclosure is more suitable for high-frequency applications.
In addition, due to the flat layer, the microstrip line layer can be formed on a flat surface with a high degree of flatness, which not only can make the microstrip line layer firmly attached to the flat layer but also allows using photolithography to form the microstrip line layer, thereby further improving the overall flatness and therefore reducing the transmission loss.
Further, the microstrip resonators of the filter of the disclosure are short in length and spaced by small gap, which helps reduce the overall size to meet the requirement of miniaturization.
It will be apparent to those skilled in the art that various modifications and variations can be made to the present disclosure. It is intended that the specification and examples be considered as exemplary embodiments only, with a scope of the disclosure being indicated by the following claims and their equivalents.
Number | Date | Country | Kind |
---|---|---|---|
109110745 | Mar 2020 | TW | national |
Number | Name | Date | Kind |
---|---|---|---|
5376908 | Kawaguchi et al. | Dec 1994 | A |
6483404 | Ammar et al. | Nov 2002 | B1 |
6529750 | Zhang et al. | Mar 2003 | B1 |
7183882 | Ko et al. | Feb 2007 | B2 |
7236068 | Shamsaifar et al. | Jun 2007 | B2 |
7724109 | Knecht et al. | May 2010 | B2 |
7907036 | Hiroshima et al. | Mar 2011 | B2 |
9812750 | Randall et al. | Nov 2017 | B2 |
20040104790 | Nishihara et al. | Jun 2004 | A1 |
20050017824 | Hirabayashi | Jan 2005 | A1 |
20050093661 | Gomez et al. | May 2005 | A1 |
20090085693 | Fukunaga | Apr 2009 | A1 |
20100164651 | Erb | Jul 2010 | A1 |
20100237965 | Mi et al. | Sep 2010 | A1 |
20110279176 | Oran | Nov 2011 | A1 |
Number | Date | Country |
---|---|---|
101212076 | Apr 2011 | CN |
102136615 | Jul 2011 | CN |
103378387 | Oct 2013 | CN |
107611539 | Jan 2018 | CN |
429067 | May 1991 | EP |
S62164301 | Jul 1987 | JP |
H06120706 | Apr 1994 | JP |
H8-65007 | Mar 1996 | JP |
H11-163602 | Jun 1999 | JP |
2000-174501 | Jun 2000 | JP |
2004-120016 | Apr 2004 | JP |
2010-220139 | Sep 2010 | JP |
200522428 | Jul 2005 | TW |
200638597 | Nov 2006 | TW |
2009011168 | Jan 2009 | WO |
Entry |
---|
TW Notice of Allowance in Application No. 109110745 dated Nov. 11, 2020. |
JP Office Action in Application No. 2020-141731 dated Aug. 17, 2021. |
JP NOA in Application No. 2020-141731 dated Dec. 14, 2021. |
Number | Date | Country | |
---|---|---|---|
20210305669 A1 | Sep 2021 | US |