C. C. Wang et al., "VLSI Architectures for Computing Multiplications and Inverses in GF (2.sup.M)." IEEE Trans. on Computers, vol. C-34, No. 8, pp. 709-717, Aug. 1985. |
M. Morii et al., "Efficient Bit-Serial Multiplication and the Discrete-Time Wiener-Hopf Equation Over Finite Fields." IEEE Trnas. on Inform. Theory, vol. 35, No. 6, pp. 1177-1183, Nov. 1989. |
E. R. Berlekamp, "Bit-Serial Reed-Solomon Encoders." IEEE Trans. on Inform. Theory, vol. IT-28, No. 6, pp. 869-874, Nov. 1982. |
P. A. Scott et al., "A Fast VLSI Multiplier for GF (2.sup.M)." IEEE Journal on Selected Areas in Communications, vol. Sac-4, No. 1, pp. 62-65, Jan. 1986, plus additional 7 pages. |