Claims
- 1. A memory device comprising:
- an input data bus for receiving input data to be written to said memory device;
- a dynamic random access memory array coupled to receive said input data and to store said input data therein at a location within said memory array determined by a write pointer;
- a static random access memory cache coupled to said memory array for holding at least a portion of said input data stored in said memory array as determined by a read pointer; and
- an output bus coupled to said memory cache for supplying said at least a portion of said input data as output data thereon, said memory device operative such that all writes to said memory device are made at least to said memory array and all reads from said memory device are from said memory cache.
- 2. The memory device of claim 1 wherein said output bus further comprises an address bus for selectively placing said read pointer at a selected location in said memory array.
- 3. The memory device of claim 1 further comprising a retransmit input for causing said memory device to reposition said read pointer to a previous location in said memory array to again supply at least a portion of said output data on said output bus.
- 4. The memory device of claim 1 further comprising:
- an address offset register for allowing said read and write pointers to be repositioned within said memory device in accordance with an offset value stored therein.
- 5. The memory device of claim 4 further comprising:
- a polarity indication input in conjunction with said address offset register for allowing said read and write pointers to be selectively incremented or decremented by said offset value.
- 6. The memory device of claim 1 further comprising:
- a return input for causing said memory device to return said read pointer to a predetermined location in said memory array.
- 7. The memory device of claim 6 wherein said predetermined location is a previous location of said read pointer in said memory array.
- 8. The memory device of claim 6 wherein said predetermined location is a previous location plus an additional increment of said read pointer in said memory array.
- 9. The memory device of claim 6 wherein said predetermined location is determined in accordance with a value stored in a mode register.
- 10. The memory device of claim 9 further comprising:
- at least one input for programming said value stored in said mode register.
- 11. The memory device of claim 1 wherein said dynamic random access memory array comprises a plurality of dynamic random access memory banks.
- 12. The memory device of claim 11 wherein said static random access memory cache comprises a plurality of static random access memory banks.
- 13. The memory device of claim 12 wherein each of said plurality of dynamic random access memory banks is associated with a corresponding one of said plurality of static random access memory banks.
- 14. The memory device of claim 1 further comprising:
- a memory device "Ready" output.
- 15. The memory device of claim 1 further comprising:
- a memory device "Wait" output.
- 16. An integrated circuit first-in, first-out memory device comprising:
- an input bus for receiving data to be written to said memory device;
- an input buffer coupled to said input bus for storing said data;
- at least one dynamic random access memory array coupled to said input buffer and a write pointer for storing said data in said input buffer to a location within said memory array indicated by said write pointer;
- an output bus coupled to said memory array and a read pointer for providing previously written data from said memory array at a location indicated by said read pointer, said read pointer being selectively placeable at any location in said memory array under user control.
- 17. The memory device of claim 16 further comprising:
- at least one static random access memory cache interposed between said input and output buses and said memory array, said memory cache having a width corresponding to that of said memory array.
- 18. The memory device of claim 16 wherein said at least one dynamic random access memory array comprises first and second memory array banks.
- 19. The memory device of claim 18 further comprising first and second static random access memory caches interposed between said input and output buses and said first and second memory array banks, each of said first and second static random access memory caches having a width corresponding to that of each of said first and second memory array banks.
- 20. The memory device of claim 18 wherein said first and second memory array banks are alternatively mapped with rows of said data.
- 21. The memory device of claim 16 further comprising a retransmit input for causing said memory device to reposition said read pointer to a previous location in said memory array to again supply at least a portion of said previously written data on said output bus.
- 22. The memory device of claim 16 further comprising:
- an address offset register for allowing said read and write pointers to be repositioned within said memory device in accordance with an offset value stored therein.
- 23. The memory device of claim 22 further comprising:
- a polarity indication input in conjunction with said address offset register for allowing said read and write pointers to be selectively incremented or decremented by said offset value.
- 24. The memory device of claim 16 further comprising:
- a return input for causing said memory device to return said read pointer to a predetermined location in said memory array.
- 25. The memory device of claim 24 wherein said predetermined location is a previous- location of said read pointer in said memory array.
- 26. The memory device of claim 24 wherein said predetermined location is a previous location plus an additional increment of said read pointer in said memory array.
- 27. The memory device of claim 24 wherein said predetermined location is determined in accordance with a value stored in a mode register.
- 28. The memory device of claim 27 further comprising:
- at least one input for programming said value stored in said mode register.
- 29. The memory device of claim 16 wherein said dynamic random access memory array comprises a plurality of dynamic random access memory banks.
- 30. The memory device of claim 29 wherein said static random access memory cache comprises a plurality of static random access memory banks.
- 31. The memory device of claim 30 wherein each of said plurality of dynamic random access memory banks is associated with a corresponding one of said plurality of static random access memory banks.
- 32. The memory device of claim 16 further comprising:
- a memory device "Ready" output.
- 33. The memory device of claim 16 further comprising:
- a memory device "Wait" output.
CROSS REFERENCE TO RELATED PATENT APPLICATIONS
The present application is a continuation-in-part of U.S. patent application Ser. No. 08/840,118 filed Apr. 1, 1997 is now U.S. Pat. No. 5,901,100 May 4, 1999 for "First-In, First-Out Integrated Circuit Memory Device Utilizing a Dynamic Random Access Memory Array for Data Storage Implemented in Conjunction with an Associated Static Random Access Memory Cache", assigned to Ramtron International Corporation, Colorado Springs, Colo., assignee of the present invention, the disclosure of which is herein specifically incorporated by this reference.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
4875196 |
Spaderna et al. |
Oct 1989 |
|
5027326 |
Jones |
Jun 1991 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
840118 |
Apr 1997 |
|