1. Field of the Invention
The invention is related to a fixed voltage generating circuit, and more particularly, to a fixed voltage generating circuit fabricated using a GaAs (GALLIUM ARSENIDE) process.
2. Description of the Prior Art
An RF power amplifier fabricated using a GaAs process has good performance and high efficiency, specifically, the RF power amplifier is less prone to signal distortion, has a lower noise to signal ratio, lower power consumption, higher gain, and smaller size. Thus the RF power amplifier gains advantages of shrinking sizes, increasing efficiency, and lowering power consumption of electronic components, and is suitable for use in mobile phones and all ranges of communication devices.
In order that the RF power amplifier fabricated using a GaAs process can function normally under a wide input voltage range, a fixed voltage generated by a fixed voltage generating circuit is provided for operations of the RF power amplifier to ensure the RF power amplifier can function normally.
However the fixed voltage generating circuit is usually fabricated using a CMOS (complementary metal-oxide-semiconductor) process, which includes PMOS (P-type metal-oxide-semiconductor) that is not suitable in a GaAs process. Thus the fixed voltage generating circuit cannot be integrated and fabricated in the same GaAs process when fabricating the RF power amplifier. Instead, an additional CMOS process is needed for fabricating the fixed voltage generating circuit to provide the fixed voltage to the RF power amplifier, thereby increasing sizes and lowering integration of related components.
An embodiment of the present invention discloses a fixed voltage generating circuit. The fixed voltage generating circuit comprises a first resistor, a first transistor, a second transistor, a third transistor, a fourth transistor, a second resistor, and a third resistor. The first resistor has a first end and a second end, the second end being coupled to a voltage source. The first transistor has a control end coupled to the first end of the first resistor, a first end coupled to a ground node, and a second end coupled to the control end of the first transistor. The second transistor has a control end coupled to the first end of the first resistor and a first end coupled to the ground node. The third transistor has a control end for receiving a first differential voltage and a first end coupled to a second end of the second transistor. The fourth transistor has a control end for receiving a second differential voltage and a first end coupled to the second end of the second transistor. The second resistor has a first end coupled to a second end of the third transistor and a second end coupled to the voltage source. The third resistor has a first end coupled to a second end of the fourth transistor and a second end coupled to the voltage source. Resistance of the second resistor and resistance of the third resistor are substantially equal.
Another embodiment of the present invention discloses a fixed voltage generating circuit. The A fixed voltage generating circuit comprises a first resistor, a first transistor, a second transistor, a third transistor, a fourth transistor, a second resistor, and a third resistor. The first transistor has a control end coupled to a first end of the first resistor, a first end coupled to a ground node, and a second end coupled to the control end of the first transistor. The second transistor has a control end coupled to the first end of the first resistor and a first end coupled to the ground node. The third transistor has a control end for receiving a first differential voltage and a first end coupled to a second end of the second transistor. The fourth transistor has a control end for receiving a second differential voltage and a first end coupled to the second end of the second transistor. The second resistor has a first end coupled to a second end of the third transistor, and a second end coupled to a voltage source. The third resistor has a first end coupled to a second end of the fourth transistor, and a second end coupled to the voltage source. Equivalent resistance of the second resistor and the third resistor is substantially equal to resistance of the first resistor and resistance of the second resistor and resistance of the third resistor are substantially equal.
Another embodiment of the present invention discloses a fixed voltage generating circuit. The fixed voltage generating circuit comprises a first resistor, a first transistor, a second transistor, a third transistor, a fourth transistor, a second resistor, a third resistor, and a fourth resistor. The first transistor has a control end coupled to a first end of the first resistor, a first end coupled to a ground node, and a second end coupled to the control end of the first transistor. The second transistor has a control end coupled to the first end of the first resistor and a first end coupled to the ground node. The third transistor has a control end for receiving a first differential voltage and a first end coupled to a second end of the second transistor. The fourth transistor has a control end for receiving a second differential voltage and a first end coupled to the second end of the second transistor. The second resistor has a first end coupled to a second end of the third transistor. The third resistor has a first end coupled to a second end of the fourth transistor. The fourth resistor has a first end coupled to a second end of the second resistor and a second end of the third resistor, and a second end coupled to a voltage source. Equivalent resistance of the second resistor, the third resistor, and the fourth resistor is substantially equal to resistance of the first resistor, and resistance of the second resistor and resistance of the third resistor are substantially equal.
These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
Please refer to
In
In formula (1) and formula (3), R1 is resistance of the first resistor 102. In formula (2) and formula (4), R3 is resistance of the third resistor 106, and Re1 is equivalent resistance of the second resistor 104 and the third resistor 106, which is equal to parallel resistance of the second resistor 104 and the third resistor 106 because the right side and the left side of the differential pair are paralleled structure and the resistance of the second resistor 104 and the resistance of the third resistor 106 are substantially equal. Thus
According to formula (1), when the voltage source VDD varies, the bias current I flowing through the differential pair changes accordingly. Assuming the voltage source VDD varies by a voltage variation dVDD which causes the bias current I to change by a current variation dI, as in formula (3). At this time, the voltage VD at the second end of the fourth transistor 114 changes by a voltage deviation dVD, as in formula (4). In formula (4), if R1=Re1, that is, the resistance of the first resistor 102 is substantially equal to the equivalent resistance Re1 of the second resistor 104 and the third resistor 106, the change of the voltage deviation dVD of the voltage VD is substantially zero, namely, the voltage VD is fixed and does not change with the voltage variation dVDD of the voltage source VDD.
As illustrated above in
Please refer to
The same principle of formula (1) and formula (3) may be applied in
In formula (5) and formula (6), R3 is the resistance of the third resistor 106, R4 is resistance of the fourth resistor 202, and Re2 is equivalent resistance of the second resistor 104, the third resistor 106, and the fourth resistor 202. The equivalent resistance of the second resistor 104 and the third resistor 106 is equal to the parallel resistance of the second resistor 104 and the third resistor 106. The equivalent resistance of the second resistor 104, the third resistor 106, and the fourth resistor 202 is equal to the equivalent resistance of the second resistor 104 and the third resistor 106 plus the resistance of the fourth resistor 202. The resistance of the second resistor 104 and the resistance of the third resistor 106 are substantially equal. Thus
According to formula (1), when the voltage source VDD varies, the bias current I changes accordingly. The bias current I changes by a current variation dI, as in formula (3) and the voltage VD at the second end of the fourth transistor 114 changes by a voltage deviation dVD, as in formula (6). In formula (6), if R1=Re2, that is, the resistance of the first resistor 102 is substantially equal to the equivalent resistance Re2 of the second resistor 104, the third resistor 106, and the fourth resistor 202, the change of the voltage deviation dVD of the voltage VD is substantially zero, namely, the voltage VD is fixed and does not change with the voltage variation dVDD of the voltage source VDD.
As illustrated above in
Please refer to
In
Please refer to
In
In summary, by adjusting a resistance ratio of multiple resistors and implementing a circuit structure of connecting resistors to the voltage source VDD as described in the embodiment of the present invention, the fixed voltage VD can be generated in a GaAs process without using an additional CMOS process to provide a fixed voltage so as to increase sizes and lowering integration of related components in fabrication.
Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.
Number | Date | Country | Kind |
---|---|---|---|
102107705 | Mar 2013 | TW | national |