Claims
- 1. A flash memory array, which is divided into a plurality of memory segments, comprising:a plurality of flash memory cells being arranged in a plurality of rows and a plurality of columns, each of the memory segments having at least one column and each of said flash memory cells having a control gate, a floating gate, a drain and a source, said floating gate being formed in a first polysilicon layer and said control gate being formed in a second polysilicon layer; a plurality of odd word lines formed in said second polysilicon layer, each odd word line connecting the control gates of all the flash memory cells in a same odd row; a plurality of even word lines formed in said second polysilicon layer, each even word line connecting the control gates of all the flash memory cells in a same even row and forming a word line pair with a neighboring odd word line; a plurality of bit lines each connecting the drains of all the flash memory cells in a same column; a plurality of source lines each being associated with a word line pair; and a plurality of segmented source lines in each memory segment, each of said segmented source lines being formed by wiring together the sources of all the memory cells in a word line pair within a memory segment and then connected to the source line associated with the word line pair through at least one source segment control transistor having a gate coupled to a source segment control line of the memory segment, said source segment control line and said source segment control transistor being formed in a third polysilicon layer.
- 2. The flash memory array according to claim 1, said third polysilicon layer being a polysilicon layer different from said second polysilicon layer.
- 3. The flash memory array according to claim 1, said third polysilicon layer being a polysilicon layer below said second polysilicon layer.
- 4. The flash memory array according to claim 1, said third polysilicon layer being a polysilicon layer above said second polysilicon layer.
- 5. A flash memory array, which is divided into a plurality of memory segments, comprising;a plurality of flash memory bells being arranged in a plurality of rows and a plurality of columns, each of the memory segments having at least one column and each of said flash memory cells having a control gate, a floating gate, a drain and a source, said floating gate being formed in a first polysilicon layer and said control gate being formed in a second polysilicon layer; a plurality of odd word lines, each odd word line comprising; a plurality of odd word line segments formed in said second polysilicon layer, each odd word line segment connecting the control gates of all the flash memory cells in a same odd row in a memory segment; and a plurality of word line segment connectors formed in a first conductive layer for connecting said odd word line segments in a same odd row and forming an odd word line; a plurality of even word lines, each even word line forming a word line pair with a neighboring odd word line and comprising: a plurality of even word line segments formed in said second polysilicon layer, each even word line segment connecting the control gates of all the flash memory cells in a same even row in a memory segment; and a plurality of word line segment connectors formed in a second conductive layer for connecting said even word line segments in a same even row and forming an even word line; a plurality of bit lines each connecting the drains of all the flash memory cells in a same column; a plurality of source lines each being associated with a word line pair; and a plurality of segmented source lines in each memory segment, each of said segmented source lines being formed by wiring together the sources of all the memory cells in a word line pair within a memory segment and then connected to the source line associated with the word line pair through at lest one source segment control transistor having a gate coupled to a source segment control line of the memory segment, said source segment control line and said source segment control transistor being formed in said second polysilicon layer.
- 6. The flash memory array according to claim 5, wherein said first conductive layer is a polysilicon or metal layer different from said second polysilicon layer.
- 7. The flash memory array according to claim 5, wherein said second conductive layer is a polysilicon or metal layer different from said second polysilicon layer.
- 8. The flash memory array according to claim 5, wherein said first and second conductive layers are a same polysilicon or metal layer which is different from said second polysilicon layer.
- 9. The flash memory array according to claim 5, wherein said word line segment connectors for connecting the odd word line segments in a same odd row are in series and form a connector line in said first conductive layer.
- 10. The flash memory array according to claim 5, wherein said word line segment connectors for connecting the even word line segments in a same even row are in series and form a connector line is said second conductive layer.
- 11. A flash memory comprising:a plurality of flash memory cells arranged in rows and columns, each of the flash memory cells having a control gate, a drain, and a source; a plurality of word lines, each of the word lines coupled to the control gates of flash memory cells in a same row; a plurality of bit lines, each of said bit lines coupling the drains of flash memory cells in a same column; a plurality of segmented source lines, each of said segmented source lines coupling the sources of flash memory cells in a respective segment; and at least one control transistor, including a gate node, associated with each segmented source line to control application of voltage to each segmented source line; wherein said gate node of said control transistor and a control gate of said flash memory cell are coupleable to different signals.
- 12. The flash memory of claim 11, further comprising:a source line coupled to at least one said control transistor associated with each segmented source line; and a source line control line coupled to each said control transistor associated with each segmented source line.
- 13. The flash memory of claim 11, wherein:said flash memory is divided into segments that correspond to the segmented source lines.
- 14. The flash memory of claim 12, wherein:said flash memory is divided into segments that correspond to the segmented source lines.
Parent Case Info
This is a continuation-in-part of Ser. No. 09/036,867, filed Mar. 9, 1998, now abandoned, which was a continuation-in-part of Ser. No. 08/872,475, filed Jun. 5, 1997, now U.S. Pat. No. 5,777,924, granted Jul. 7, 1998. This application also claims the benefit of U.S. Provisional Ser. No. 60/094,573, filed Jul. 29, 1998.
US Referenced Citations (10)
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/094573 |
Jul 1998 |
US |
Divisions (1)
|
Number |
Date |
Country |
Parent |
09/159830 |
Sep 1998 |
US |
Child |
09/430060 |
|
US |
Continuation in Parts (2)
|
Number |
Date |
Country |
Parent |
09/036867 |
Mar 1998 |
US |
Child |
09/159830 |
|
US |
Parent |
08/872475 |
Jun 1997 |
US |
Child |
09/036867 |
|
US |
Reissues (1)
|
Number |
Date |
Country |
Parent |
09/159830 |
Sep 1998 |
US |
Child |
09/430060 |
|
US |