Filing Document | Filing Date | Country | Kind | 102e Date | 371c Date |
---|---|---|---|---|---|
PCT/US96/07490 | 5/22/1996 | 10/7/1996 | 10/7/1996 |
Number | Name | Date | Kind |
---|---|---|---|
4996571 | Kume et al. | Feb 1991 | |
5297096 | Terada et al. | Mar 1994 | |
5337281 | Kobayashi et al. | Aug 1994 | |
5347490 | Terada et al. | Sep 1994 | |
5359554 | Odake et al. | Oct 1994 | |
5369615 | Harari et al. | Nov 1994 | |
5399891 | Yiu et al. | Mar 1995 | |
5400286 | Chu et al. | Mar 1995 | |
5416738 | Shrivastava | May 1995 | |
5424993 | Lee et al. | Jun 1995 | |
5444655 | Yoshikawa | Aug 1995 | |
5463586 | Chao et al. | Oct 1995 | |
5485423 | Tang et al. | Jan 1996 | |
5488245 | Shimizu et al. | Jan 1996 | |
5528546 | Chao et al. | Jun 1996 | |
5557570 | Iwahashi | Sep 1996 | |
5561631 | Curd | Oct 1996 | |
5568419 | Atsumi et al. | Oct 1996 | |
5615154 | Yamada | Mar 1997 |
Entry |
---|
Ajika, et al., "A 5 Volt Only 16M Bit Flash EEPROM Cell with a Simple Stacked Gate Structure", IEEE International Electron Devices Meeting, pp. 115-118, Dec. 1990. |
Wann, et al., "Suppressing Flash EEPROM Erase Leakage with Negative Gate Bias and LDD Erase Junction", IEEE Symposium on VLSI Technology, pp. 81-82, May 1993. |