The present embodiments relates generally to non-volatile memory.
Flash memory is a commonly used type of non-volatile memory in widespread use as mass storage for consumer electronics, such as, for example, digital cameras and portable digital music players. The density of a presently available flash memory chip can be up to several Gigabytes (GB) in size, which is suitable for use in popular USB flash drives since the size of one flash chip is small. Another emerging application for flash memory are solid state drives for replacing traditional hard disk drives used in laptop and desktop computers. These applications typically use multi-level cell (MLC) flash devices having limited lifespans. Other type flash memory of single level cell (SLC) flash devices is also used in applications for reliable data storing. Drawback of SLC flash devices is cost in comparison to MLC flash devices.
In a first aspect, there is provided a method for programming a multiple bit per cell (MBC) flash memory device configured to store up to N pages of data per physical row, N being an integer greater than one. The method comprises issuing a group of program commands for programming multiple pages of data to a subdivision having at least one physical row of the flash memory device. The group of program commands is limited to addressing a subset of logical page addresses selected from all possible logical page addresses corresponding to each of the at least one physical row. The method further comprises programming less than N pages to each of the at least one physical row of the flash memory device in response to the subset of logical page addresses in the program commands. According to a present embodiment, the method further includes accessing a mapping table containing storage mode information for each subdivision of the flash memory device prior to issuing the group of program commands, where accessing the mapping table includes selecting the subdivision having a partial MBC storage mode where less than N pages of data are stored per physical row.
The present method can further include selecting the subset of logical page addresses corresponding to the partial MBC storage mode, and all the possible logical page addresses corresponding to each of the at least one physical row includes sequential page addresses starting with a lower page address and ending with an upper page address. The subset of logical page addresses can include the lower page address up to an intermediate page address between the lower page address and the upper page address for each of the at least one physical. Alternately, the subset of logical page addresses can include only lower page address for each of the at least one physical row.
In another embodiment of the first aspect, issuing includes iteratively providing program command packets each containing one page of the multiple pages of data and one of the subset of logical page addresses, and providing M program command packets for programming M pages of the multiple pages of data to one physical row of the flash memory device, where M is an integer value less than N. Alternately, issuing includes iteratively providing one program command packet for programming one page of the multiple pages of data to one physical row of the flash memory device.
In a further embodiment of the first aspect, the method further includes receiving a host request to program the multiple pages of data in a partial MBC storage mode prior to issuing the group of program commands. In yet another embodiment, the method further includes receiving a host request to program the multiple pages of data in a full MBC storage mode prior to issuing the group of program commands, determining that a maximum number of MBC program/erase cycles for the subdivision has been reached, and selecting another subdivision configured for programming the multiple pages of data in the full MBC storage mode, and setting the subdivision to a partial MBC storage mode. In this present embodiment, the full MBC storage mode includes a two-bit per cell storage mode, and the partial MBC storage mode includes a one-bit per cell storage mode.
In a second aspect, there is provided a system including a memory controller. The memory controller is configured to issue program commands limited to addressing a subset of logical page addresses selected from all possible logical page addresses corresponding to each physical row of a memory device. The memory device includes a multiple bit per cell (MBC) memory device configured to store a maximum of N pages per physical row, where N is an integer greater than one. The memory device is further configured to program less than N pages per physical row in response to the subset of logical page addresses in the program commands received from the memory controller. In the present embodiment, memory controller includes a mapping table for storing meta-data corresponding to subdivisions of the memory device, where the mapping table is configured to include storage mode information for each of the subdivisions and address binding information associated with the storage mode for each of the subdivisions.
In the present embodiment, the memory controller includes control circuitry for accessing the mapping table and providing the program commands in response to the meta-data of the mapping table. Each of the program commands includes a page of data, address information for selecting a subdivision of the memory device and a physical row within the subdivision, and a logical page address for the page of data to be programmed in the physical row. In this embodiment, the memory device is configured to store a maximum of N=2 pages per physical row, and each of the two pages per physical row are addressable by an upper page address and a lower page address, where the upper page address has a first least significant bit, and the lower page address has a second least significant bit different from the first least significant bit. According to further embodiments of the present aspect, the subdivisions of the memory device includes a memory block, a sub-block of a memory block, or a physical row of a memory block.
In a third aspect, there is provided a method for programming a multiple bit per cell (MBC) flash memory device configured for storing up to N bits per cell, where N is an integer greater than one. The method includes receiving a host request to program data pages; determining the data pages are to be programmed in a partial MBC storage mode where less than N virtually addressable data pages are stored in each physical row of the flash memory device; accessing a mapping table containing meta-data for the flash memory device to select a subdivision of the MBC flash memory device configured in the partial MBC storage mode; and issuing at least one program command for programming the data pages to the subdivision using virtual page addresses limited to a subset of less than N possible virtual page addresses for programming pages to each physical row. In the present aspect, N=2 and possible virtual page addresses include a lower page address and an upper page address, and issuing includes iteratively issuing program commands, each including a data page and a lower page address. Alternately, N>2 and possible virtual page addresses include a lower page address, an upper page address, and at least one intermediate page address between the lower page address and the upper page address, and issuing includes iteratively issuing program commands each including a data page and one of the lower page address and the at least one intermediate page address.
Other aspects and features of the described embodiments will become apparent to those ordinarily skilled in the art upon review of the following description of specific embodiments of the invention in conjunction with the accompanying figures.
Embodiments will now be described by way of example only, with reference to the attached Figures, wherein:
The global data buffers 16 are bi-directional buffers which receive write data and provide read data on respective input/output (I/O) pins or ports. The flash memory device 10 is shown to have eight such ports I/O0 to I/O7, but can have more or less than eight in alternate data width configurations. These I/O ports are also used for receive address and command information.
The control circuits of flash memory device 10 include controller 18, command register 20, address register 22 and status register 24. Controller 18 controls various functions of the other circuits in flash memory device 10, where such functions include read, program and program verification, for example. While not shown, the controller 18 can include a command decoder for executing the functions in response to a received command. The registers 22, 24 store types of information received by flash memory device 10 or to be provided to an external host system (not shown), including a memory controller (not shown) for example. The described registers are not intended to be exhaustive, and other registers can be included, such as data registers for example.
The circuits primary controlled by controller 18 are the memory circuits, which include row and column pre-decoders 26 and 28, row and column decoders 30 and 32, sense amplifiers and page buffer block 34, and a high voltage generator 36. Memory cell array 38 of flash memory device 10 includes NAND cell strings connected to bitlines, where each memory cell of a NAND cell string is connected to a wordline. Further details of the NAND cell string is shown later in
Each block includes NAND memory cell strings, having up to i flash memory cells 42 serially arranged and electrically coupled to each other. Accordingly, wordlines WL1 to WLi are coupled to the gates of each flash memory cell in the memory cell string. A string select device 44 coupled to signal SSL (string select line) selectively connects the memory cell string to a bitline 46, while a ground select device 48 coupled to signal GSL (ground select line) selectively connects the memory cell string to a source line, such as VSS. The string select device 44 and the ground select device 48 are N-channel transistors.
There are j bitlines 46 common to all blocks of bank 40, and each bitline 46 is coupled to one NAND memory cell string in each of blocks [1] to [k]. Variable j is an integer value. Each wordline (WL1 to WLi), SSL and GSL signal is coupled to the same corresponding transistor device in each NAND memory cell string in the block. As those skilled in the art should understand, data stored in the flash memory cells along one wordline is referred to as a page of data.
Coupled to each bitline outside of the bank 40 is a page buffer 50 for storing one page of write data to be programmed into one page of flash memory cells. Page buffer 50 corresponds to the sense amplifiers and page buffer block 34 shown in
Flash memory 10 can be configured to store data in one of two different ways. Data can be stored in a single bit per cell (SBC) storage mode or a multiple bit per cell (MBC) storage mode In the SBC storage mode, exactly one bit of information is stored in one cell to represent one of two possible states. In the MBC storage mode, at least two bits are stored in one cell to represent one of four possible states.
The advantage of storing data in the MBC storage mode (two bits per cell or more) is the at least doubling of storage capacity over the SBC storage mode when using the same number of cells. Typically, flash memory manufacturers apply a mask option during the fabrication process to configure the flash memory device 10 to execute either SBC specific algorithms or MBC specific algorithms, since the flash circuits are controlled differently between SBC and MBC read and program operations.
It is well known that flash memory devices have a limited number of erase-program cycles before they can no longer be used to store data reliably. For example, the typical rated erase-program cycles for current SBC flash memory is about 100,000 cycles. However, current MBC flash memory has a smaller rated limit of 10,000 cycles due to the fact that the cells are subjected to higher stresses. The above mentioned erase-program cycle limits are examples only, but it is well understood that MBC flash memory devices have significantly lower erase-program cycles than SBC configured flash memory devices.
While MBC flash memory is suitable for most consumer applications, the 10,000 cycle program-erase limit may be insufficient for other applications where data programming and erasing is frequent, or the data is mission-critical. Hence this problem is more critical for commercial applications, such as HDD applications, where there are more frequent program-erase cycles. Because HDD applications require higher data integrity than most consumer applications, MBC flash memory is not suited for use due to its relatively short 10,000 cycle life span. Specialized dual-mode SBC/MBC flash memory devices have been proposed where the operating mode is either statically set or dynamically changed on-the-fly. Different command sets and/or logic circuits are required for such dual-mode devices.
In the end, the cost of SBC flash memory devices currently exceeds the cost of higher density MBC flash memory devices as vendors recognize that customers requiring high reliability will pay for the higher cost devices. The specialized dual-mode SBC/MBC flash memory devices may also cost more than MBC flash memory devices.
It is, therefore, desirable to provide a low cost flash memory system where an MBC flash memory device can be used for storing data in the SBC storage mode.
Generally, at least some example embodiments provide a method and system for controlling an MBC configured flash memory device to store data in an SBC storage mode, or a partial MBC storage mode less than a full MBC storage mode capacity. In a full MBC storage mode, pages of data are programmed sequentially from a first page to an Nth page for each physical row of memory cells, where N is the total number of pages that can be stored a physical row. Up to N virtual page addresses per physical row of memory cells accompany each page to be programmed for designating the virtual position of the page in the physical row. For SBC or partial MBC data storage, a flash memory controller issues program command(s) to the MBC memory device using less than the maximum N virtual page addresses for each physical row. The MBC memory device sequentially executes programming operations up to the last received virtual page address for the physical row.
The presently described embodiments can be used in the memory systems shown in
Flash memory system 100 is generally referred to as a multi-drop configuration, in which the MBC flash memory devices 106-1-106-4 are coupled in parallel with respect to channel 108. The flash memory controller 104 can have multiple channels, each with flash memory devices 106-1-106-4 coupled in the multi-drop configuration. Each of the MBC flash memory device 106-1-106-4 can be NAND flash memory devices having the bank memory organization previously shown in
According to the present embodiments, the MBC memory devices of the systems of
In the embodiments, an address binding scheme can be applied to any sub-division of the memory array, where a sub-division can include a memory block, a sub-block or portion of a memory block, or a physical row. Therefore, combinations of different address binding schemes with different and sub-divisions can be realized for improved system flexibility.
In the presently shown example, it is assumed that the NAND cell string includes 32 word lines (WL1-WL32), each referred to as a physical row. The second column from the left side of the table shows the virtual address mapping for a one bit per cell data storage mode. Accordingly, in the one bit per cell storage mode, one page of data (Page 1-Page 32) is stored in each physical row. Appearing in square brackets beside each numbered page is an 8 bit virtual pages address, where the least significant bit (LSB) is at the rightmost bit position. In the present example, the first seven bits of each virtual page address are shown with an “x” while the LSB is shown as either a “0” or “1”. It is assumed in this example that the pages are programmed in the sequential order from WL1 to WL32, therefore the virtual addresses are also sequentially ordered.
In the column labeled “2 bit/cell”, 2 pages of data are stored in each physical row. Because of the sequential programming, the first page to be programmed is referred to as a lower page (LP) while the second and last page to be programmed is referred to as an upper page (UP).
It should be noted that the LSB for the lower page of each physical row is a “0”, while the LSB for the upper page of each physical row is a “1”. In alternate embodiments, the LSB for the lower and upper pages can differ from what is shown in the table of
Referring to
In the MBC storage modes where more than three bits are stored per cell, there can be at least two intermediate pages between the lower page and the upper page. It should be noted that the last two LSB for the lower page of each physical row is a “00”, the last two LSB for the intermediate page of each physical row is a “01”, and the last two LSB for the upper page of each physical row is a “10”. In alternate embodiments, the last two LSB for the lower, intermediate and upper pages can differ from what is shown in the table of
According to the embodiments, an MBC memory device for storing up to N pages per physical row and having a virtual page address scheme as shown in
With reference to the table of
The presently shown program command packet can be provided as a serial bitstream, or in parallel via input ports. The program command packets may differ for different memory systems, and thus may omit OP code fields 206 and/or 216, or may include additional protocol information. The order and format of the program command packet can be changed. The program command packet needs the address information for programming of the page of data.
In the present SBC storage mode example, the row address field 210 is limited to including virtual page addresses corresponding to only the lower pages for each physical row. In
Accordingly, a subdivision of the memory array 202 that no longer reliably stores data in the full MBC storage mode because it has reached its number of predetermined program/erase cycles, can be downgraded to store data in the SBC storage mode. Conversion of a subdivision from full MBC storage to SBC storage is referred to as a “downgrade” if the primary purpose of the subdivision is to maximize data storage capacity. Alternately, such a conversion can be referred to as an “upgrade” if the primary purpose of the subdivision is to store data reliably.
The same address binding principle can be applied to a three-bit MBC memory device where a subdivision is used to store data in the SBC storage mode. However, a three-bit or more MBC memory device has the added advantage in that the subdivision can be progressively changed from the full MBC storage mode to the next lower partial MBC storage mode as the number of program/erase cycles for the specific storage mode is reached.
Therefore, when memory device 300 receives program command packet 306, a programming operation is executed to program Page 1 to the memory cells connected to WL1. The resulting possible threshold voltage distribution for these memory cells is shown in either
Generally the Flash control block 404 precisely tracks and updates properties of the memory devices (information) such as erase cycle, valid/empty and so on for each page or block of each Flash memory device in the system is connected to. This information is stored in local memory and structured as a mapping table. An example mapping table 408 is shown in
The flash control block 404 continuously updates and monitors mapping table 408 during the lifetime of the memory system. It is noted that the mapping table can be populated with information at power up of the memory system, and information such as the endurance and SBC/MBC status may be stored in the memory devices in extra data fields associated with each physical row and/or memory block. If a page or block reaches to the maximum number of program/erase cycles (10K cycle in the MLC Flash memory), the flash control block 404 can decide to change the storage mode to an SBC storage mode, thereby extending the program/erase cycles to 100K.
When the memory controller 400 receives a host request to program data, the flash control block 404 looks up the mapping table 406 to determine where the data should be programmed. If the selected memory block is configured for the SBC storage mode, then the preprogrammed address binding scheme for using only the lower page virtual addresses for each physical row is applied. Assuming that multiple pages are to be programmed, command packets are prepared and issued by the memory controller 400 to the selected MBC memory device, each having a row address field contains only lower page virtual addresses.
Referring to
The memory controller accesses its mapping table to identify where the data should be stored, based on the aforementioned algorithms executed by the memory controller 400 (step 506). Subsequently, the memory controller determines if SLC storage is required for the host program request (step 508). If SLC storage is required, then the memory controller 400 issues commands at step 510 for storing the data in a selected subdivision using an SBC address binding scheme where only lower page virtual addresses for each physical row are used. Otherwise, the method proceeds to step 512 where the memory controller determines if full MLC programming is required. If full MLC programming is required, the memory controller issues commands with the full virtual page address range for each physical row (step 514). Otherwise, commands are issued with a partial MLC address binding scheme where a subset of the full range of virtual page addresses per physical row are used for programming data (step 516).
The commands issued by the memory controller according to the method of
For example, the internal controller of the MBC memory device can execute an SBC programming algorithm if the LSB of the virtual page address is a “0”. If no further program command with a virtual page address LSB of “1” is received, then the page has been programmed to the physical row in the SBC storage mode. The resulting possible threshold voltages for the cells of the physical row can appear as shown in
On the other hand, if the maximum number of program/erase cycles for the selected memory block has been reached, the memory controller then executes a block life span extending algorithm. This algorithm begins at step 716 where the new data is programmed to either an available MLC or SLC configured memory block. Any resident data in the originally selected memory block is later copied during background operations to an available MLC or SLC configured memory block, which can be the same memory block to which the new data was recently programmed to. This background operation can be scheduled by the memory controller.
At step 718 the selected block is converted for use as an SLC memory block by updating its corresponding SLC/MLC tag bit in the memory array. The mapping table of the memory controller is updated at step 720 to reflect this change in the storage mode of the selected memory block. This updating can further include resetting the number of program/erase cycles for the converted SLC memory block to an appropriate SLC program/erase limit. For example, this limit can be between 10K to 100K cycles.
Returning to the decision at step 708, if the program request is for SLC storage, then the number of program/erase cycles for a selected SLC memory block is checked at step 722 to determine if the maximum number of cycles has been reached. If at step 724 the maximum number of cycles has not been reached for the selected SLC memory block, then the SLC program operation is executed at step 706 by issuing the required program commands to the memory device. As previously discussed, an SLC address binding scheme is used by the memory controller for issuing program commands with virtual page addresses limited to those of the lower pages for each physical row. Otherwise, the SLC memory block cannot reliably store SLC data and the method proceeds to step 726 where the SLC program operation is executed for another available SLC memory block, and any resident data in the originally selected SLC memory block is copied to the same available SLC memory block or another available SLC memory block. The originally selected SLC memory block is tagged as being invalid in the memory device at step 728, and the mapping table in the memory controller is correspondingly updated at step 720. Tagging the memory block as invalid has the effect of retiring the memory block from future use.
The advantage of the presently shown embodiments is that any storage mode of operation less than the full MBC storage mode of a memory device can be executed without setting any registers, restarting the memory device or any other interruption to its normal operation.
In all the previously discussed embodiments, the selective MBC or SBC processes executed by the flash memory controller are done transparently to the user. There are no additional instructions, or modification of instructions required from the user, as all determination of SBC/MBC storage mode operations are done by the flash memory controller. Accordingly, there is minimal overhead required for implementing the presently described flash memory system with a host system.
In the preceding description, for purposes of explanation, numerous details are set forth in order to provide a thorough understanding of the embodiments. However, it will be apparent to one skilled in the art that these specific details are not required in order to practice the embodiments. In other instances, well-known electrical structures and circuits are shown in block diagram form in order not to obscure the aspects of the embodiments. For example, specific details are not provided as to whether the embodiments described herein are implemented as a software routine, hardware circuit, firmware, or a combination thereof.
The above-described embodiments are intended to be examples only. Alterations, modifications and variations can be effected to the particular embodiments by those of skill in the art without departing from the scope, which is defined solely by the claims appended hereto.
This application is a continuation of U.S. application Ser. No. 15/976,255, filed on May 10, 2018, which is a continuation of U.S. application Ser. No. 15/419,246, filed on Jan. 30, 2017, now issued as U.S. Pat. No. 9,996,274 on Jun. 12, 2018, which is a continuation of U.S. application Ser. No. 13/455,780, filed on Apr. 25, 2012, now issued as U.S. Pat. No. 9,588,883 on Mar. 7, 2017, which claims the benefit of priority of U.S. Provisional Patent Application No. 61/538,540 filed on Sep. 23, 2011, the contents of which are incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
5109361 | Yim et al. | Apr 1992 | A |
5299162 | Kim et al. | Mar 1994 | A |
5396459 | Arakawa | Mar 1995 | A |
5473563 | Suh et al. | Dec 1995 | A |
5541879 | Suh et al. | Jul 1996 | A |
5546341 | Suh et al. | Aug 1996 | A |
5671178 | Park et al. | Sep 1997 | A |
5732018 | Choi et al. | Mar 1998 | A |
5835935 | Estakhri et al. | Nov 1998 | A |
5912844 | Chen et al. | Jun 1999 | A |
5937425 | Ban | Aug 1999 | A |
5953255 | Lee | Sep 1999 | A |
5995417 | Chen et al. | Nov 1999 | A |
6111787 | Akaogi et al. | Aug 2000 | A |
6118705 | Gupta et al. | Sep 2000 | A |
6128224 | Morton et al. | Oct 2000 | A |
6154391 | Takeuchi et al. | Nov 2000 | A |
6181603 | Jyouno et al. | Jan 2001 | B1 |
6208556 | Akaogi et al. | Mar 2001 | B1 |
6256254 | Kwak et al. | Jul 2001 | B1 |
6278636 | Lee | Aug 2001 | B1 |
6351429 | Hsu | Feb 2002 | B1 |
6359810 | Gupta et al. | Mar 2002 | B1 |
6442644 | Gustavson et al. | Aug 2002 | B1 |
6456528 | Chen | Sep 2002 | B1 |
6522580 | Chen et al. | Feb 2003 | B2 |
6552580 | Nilson et al. | Apr 2003 | B2 |
6594183 | Lofgren et al. | Jul 2003 | B1 |
6671204 | Im | Dec 2003 | B2 |
6714457 | Hsu et al. | Mar 2004 | B1 |
6717857 | Byeon et al. | Apr 2004 | B2 |
6732221 | Ban | May 2004 | B2 |
6763424 | Conley | Jul 2004 | B2 |
6804148 | Bedarida et al. | Oct 2004 | B2 |
6807103 | Cavaleri et al. | Oct 2004 | B2 |
6870773 | Noguchi et al. | Mar 2005 | B2 |
6885583 | Tanaka | Apr 2005 | B2 |
6947331 | Mirgorodski et al. | Sep 2005 | B1 |
6958938 | Noguchi et al. | Oct 2005 | B2 |
6963509 | Ju et al. | Nov 2005 | B1 |
7016229 | Kim | Mar 2006 | B2 |
7042770 | Lee et al. | May 2006 | B2 |
7046554 | Lee et al. | May 2006 | B2 |
7061813 | Lee et al. | Jun 2006 | B2 |
7082056 | Chen et al. | Jul 2006 | B2 |
7099213 | Ju et al. | Aug 2006 | B2 |
7148742 | Pan et al. | Dec 2006 | B2 |
7149130 | Lee et al. | Dec 2006 | B2 |
7308524 | Grundy et al. | Dec 2007 | B2 |
7332946 | Pan et al. | Feb 2008 | B2 |
7355887 | Nakamura et al. | Apr 2008 | B2 |
7508732 | Park et al. | Mar 2009 | B2 |
7730368 | Murin et al. | Jun 2010 | B2 |
8296509 | Bar-Or et al. | Oct 2012 | B2 |
9588883 | Kim et al. | Mar 2017 | B2 |
9996274 | Kim et al. | Jun 2018 | B2 |
10303370 | Kim | May 2019 | B2 |
20020067639 | Byeon et al. | Jun 2002 | A1 |
20030099134 | Lasser et al. | May 2003 | A1 |
20030235080 | Yaegashi et al. | Dec 2003 | A1 |
20040080979 | Park | Apr 2004 | A1 |
20040105310 | Arai et al. | Jun 2004 | A1 |
20040264252 | Morikawa et al. | Dec 2004 | A1 |
20050052908 | Tomoeda et al. | Mar 2005 | A1 |
20050232008 | Shukuri et al. | Oct 2005 | A1 |
20050276120 | Hsia et al. | Dec 2005 | A1 |
20060034128 | Han et al. | Feb 2006 | A1 |
20060133155 | Fujita et al. | Jun 2006 | A1 |
20070025151 | Lee | Feb 2007 | A1 |
20070076479 | Kim et al. | Apr 2007 | A1 |
20070076502 | Pyeon et al. | Apr 2007 | A1 |
20070109833 | Pyeon et al. | May 2007 | A1 |
20070268745 | Lasser | Nov 2007 | A1 |
20080062762 | Doyle | Mar 2008 | A1 |
20080077728 | Kim et al. | Mar 2008 | A1 |
20080089139 | Ong | Apr 2008 | A1 |
20080123412 | Lasser | May 2008 | A1 |
20080198651 | Kim | Aug 2008 | A1 |
20080270682 | Lasser et al. | Oct 2008 | A1 |
20090019321 | Radke | Jan 2009 | A1 |
20090196103 | Kim | Aug 2009 | A1 |
20090310406 | Sarin et al. | Dec 2009 | A1 |
20090327590 | Moshayedi | Dec 2009 | A1 |
20100020601 | Lee et al. | Jan 2010 | A1 |
20100122016 | Marotta et al. | May 2010 | A1 |
20110102636 | Kamphenkel et al. | May 2011 | A1 |
20120020155 | Kim et al. | Jan 2012 | A1 |
20120240012 | Weathers et al. | Sep 2012 | A1 |
20130329492 | Yang | Dec 2013 | A1 |
20140328123 | Birk et al. | Nov 2014 | A1 |
20150179268 | Kim et al. | Jun 2015 | A1 |
20160019161 | Patel | Jan 2016 | A1 |
20160313943 | Hashimoto | Oct 2016 | A1 |
20170293446 | Lo | Oct 2017 | A1 |
Number | Date | Country |
---|---|---|
2675565 | Aug 2008 | CA |
1199909 | Nov 1998 | CN |
H06244386 | Sep 1994 | JP |
H07161852 | Jun 1995 | JP |
H09139095 | May 1997 | JP |
H09180472 | Jul 1997 | JP |
H10106279 | Apr 1998 | JP |
H1145986 | Feb 1999 | JP |
H1196777 | Apr 1999 | JP |
2005116102 | Apr 2005 | JP |
2006172630 | Jun 2006 | JP |
2007026523 | Feb 2007 | JP |
20070057716 | Jun 2007 | KR |
2007036047 | Apr 2007 | WO |
2007036048 | Apr 2007 | WO |
Entry |
---|
Aritome et al., “A Reliable Bi-Polarity Write/Erase Technology in Flash EEPROMs”, International Electron Devices Meeting Technical Digest, Dec. 9, 1990, pp. 111-114. |
Byeon D. et al., “An 8Gb Multi-Level NAND Flash Memory with 63nm STI CMOS Process Technology,” ISSCC Session 2 Non-Volatile Memory 2.2, IEEE International Solid-State Circuits Conference, Feb. 2005, pp. 46 and 47. |
Cho et al., “A 3.3 V 1 Gb Multi-Level Nand Flash Memory with Non-Uniformthreshold Voltage Distribution”, Feb. 5, 2001, pp. 28-29. |
Cho et al., “A Dual-Mode NAND Flash Memory: 1Gb Multilevel and High Performance 512-Mb Single-Level Modes,” IEEE Journal of Solid-State Circuits, Nov. 2001, vol. 36 (11), pp. 1700-1706. |
Gal et al., “Algorithms and Data Structures for Flash Memories,” ACM Computing Surveys (CSUR), Jun. 2005, vol. 37 (2), pp. 138-163. |
Hara et al, “A 146MM2 8GB NAND Flash Memory With 70NM CMOS Technology,” ISSCC Session 2 Non-Volatile Memory 2.1, IEEE International Solid-State Circuits Conference, Feb. 7, 2005, pp. 44-45 and 584. |
IEEE Std. 1596.4-1996, “IEEE Standard for High-Bandwidth Memory Interface Based on Scalable Coherent Interface (SCI) Signaling Technology (RamLink),” The Institute of Electrical Electronics Engineers, Inc., Mar. 1996, pp. 1-98. |
Imamiya et al., “A 125-mm2 1-Gb NAND Flash Memory With 10-Mbyte/s Program Speed,” IEEE Journal of Solid-State Circuits, Nov. 2002, vol. 37 (11), pp. 1493-1501. |
Jung et al., “A 117-mm2 3.3-V Only 128-Mb Multilevel NAND Flash Memory for Mass Storage Applications,” IEEE Journal of Solid-State Circuits, Nov. 1996, vol. 31 (11), pp. 1575-1583. |
Jung et al, “A 3.3V 128MB Multi-Level NAND Flash Memory for Mass Storage Applications,” Feb. 8, 1996, pp. 32-33 and 412. |
Kim et al., “A 120-mm2 64-Mb NAND Flash Memory Achieving 180 Ns/Byte Effective Program Speed,” IEEE Journal of Solid-State Circuits, May 1997, vol. 32 (5), pp. 670-680. |
Kim et al., “A 159mm2 32nm 32Gb MLC NAND-Flash Memory with 200MB/s Asynchronous DDR Interface”, ISSCC 201 0/Session 24/DRAM and Flash Memories/24.6, Samsung Electronics, 2010 IEEE International Solid-State Circuits Conference, Digest of Technical Papers, Feb. 10, 2010, pp. 442-443. |
Kim., “Multilevel Flash Memory Cell with Balanced Cell Vth,” MOSAID Technologies Incorporated, Mar. 14, 2006, pp. 1-27. |
Kirisawa, et al.,“A NAND Structured Cell with a New Programming Technology for Highly Reliable 5V-Only Flash EEPROM,” 1990 Symposium on VLSI Technology, CH 2874-6,90/0000-0129 1990 IEEE, Honolulu, US, Jun. 4, 1990, pp. 129-130. |
Lee et al., “A 3.3V 4Gb Four-Level NAND Flash Memory with 90nm CMOS Technology,” ISSCC 2004/Session 2/Non-Volatile Memory/2.7, IEEE International Solid-State Circuits Conference, Digest of Technical Papers, Feb. 16, 2004, vol. 1, 10 pages, XP010722148, ISBN: 0-7803-8267-6. |
Lee et al., “A 90-nm CMOS 1.8-V 2-Gb NAND Flash Memory for Mass Storage Applications,” IEEE Journal of Solid-State Circuits, Nov. 2003, vol. 38 (11), pp. 1934-1942. |
Marotta et al., “A 3bit/Cell 32Gb NAND Flash Memory at 34nm with6MB/s Program Throughput and with Dynamic 2b/Cell Blocks Configuration Mode for a Program Throughput Increase up to 13MB/s, Digest of Technical Papers”, 2010 IEEE International Solid-State Circuits Conference, Feb. 10, 2010, pp. 444-446. |
Momodomi et al., “A 4MB Nand EEPROM With Tight Programmed VT Distribution,” IEEE Journal of Solid-State Circuits, Apr. 1991, vol. 26 (4), pp. 492-496. |
Samsung Announces First 40 Nanometer Device-32GB NAND Flash With Revolutionary Charge Trap Technology, World Press Release, Sep. 11, 2006, pp. 1-2. |
Samsung Electronics Co., Ltd., “256 M.times.8 Bit/ 128M.times.16 Bit/512M.times.8 Bit NAND Flash Memory,” K9K4GO8U1M, K9F2G08U0M, K9F2G16UOM, Revision 1.0, May 6, 2005, pp. 1-41. |
Samsung Electronics Co., Ltd., “2G × 8Bit NAND Flash Memory,” K9XXG08UXM, K9GAGO8UOM, Sep. 21, 2006, pp. 1-48. |
Shirota et al., “A 2.3 UM2 Memory Cell Structure for 16MB NAND EEPROMS,” International Electron Devices Meeting 1990, Technical Digest, Dec. 1990, pp. 103-106. |
Suh et al., “A 3.3 V 32MB NAND Flash Memory with Incremental Step Pulse Programming Scheme,” IEEE Journal of Solid-State Circuits, Nov. 1995, vol. 30 (11), pp. 1149-1156. |
Takeuchi, et al., “A 56nm CMOS 99mm2 8Gb Multi-Level NAND Flash Memory With 10MB/S Program Throughput, Solid-State Circuits,” 2006, IEEE International Conference Digest of Technical Papers, Session 7, ISBN:1-4244-0079-1, 10 pages, Feb. 6, 2006. |
Takeuchi et al., “A Multipage Cell Architecture for High-Speed Programming Multilevel NAND Flash Memories,” IEEE Journal of Solid-State Circuits, Aug. 1998, vol. 33 (8), pp. 1228-1238. |
Toshiba MOS Digital Integrated Circuit Silicon Gate CMOS “2Gbit (256.times.8 Bits) CMOS NAND E2PROM,” TH58NVG1S3AFT05, May 19, 2003, pp. 1-32. |
U.S. Appl. No. 11/762,330, Notice of Allowance dated May 12, 2009. |
U.S. Appl. No. 12/463,759, Notice of Allowance dated Aug. 11, 2010. |
U.S. Appl. No. 13/455,780, Notice of Allowance dated Dec. 24, 2016. |
Number | Date | Country | |
---|---|---|---|
20190303004 A1 | Oct 2019 | US |
Number | Date | Country | |
---|---|---|---|
61538540 | Sep 2011 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 15976255 | May 2018 | US |
Child | 16387875 | US | |
Parent | 15419246 | Jan 2017 | US |
Child | 15976255 | US | |
Parent | 13455780 | Apr 2012 | US |
Child | 15419246 | US |