Claims
- 1. A flat plasma display, driven by drive signals and employing at least one high voltage for supplying a sustain pulse, comprising:a voltage detection unit detecting said high voltage; and a drive control signal control unit controlling drive control signals of said flat plasma display in response to said detected high voltage, the sustain pulse for the flat plasma display being stopped by the drive control signals.
- 2. A flat plasma display as claimed in claim 1, wherein said flat plasma display further comprises:an internal power supply circuit; and an internal power supply controlling unit producing power supply control signals controlling an operation of said internal power supply circuit.
- 3. A flat plasma display as claimed in claim 2, wherein said internal power supply controlling unit controls an operation of said internal power supply circuit by changing said power supply control signals in response to said detected high voltage.
- 4. A flat plasma display as claimed in claim 2, wherein said drive control signal control unit controls an operation of a display panel driving unit by changing said drive control signals in response to said detected high voltage.
- 5. A flat plasma display as claimed in claim 2, wherein said drive control signal control unit and said internal power supply controlling unit stop operating if said detected high voltage is below a specific value set in said flat plasma display and start operating if said detected high voltage reaches said specific value, and thereby the drive control signals are controlled in response to changes in said detected high voltage.
- 6. A flat plasma display as claimed in claim 5, wherein said drive control signal control unit and said internal power supply controlling unit store at least first and second specific values to be compared with said detected high voltage, said first specific value being used when said high voltage is rising and said second specific value being used when said high voltage is falling.
- 7. A flat plasma display as claimed in claim 1, wherein said flat plasma display comprises a three-electrode surface discharge AC plasma display.
- 8. A flat plasma display as claimed in claim 7, wherein said three-electrode surface discharge AC plasma display comprises:first and second electrodes arranged in parallel with each other; and third electrodes orthogonal to said first and second electrodes, said first electrodes being commonly connected together and said second electrodes being arranged to define respective display lines, wherein said display has a surface discharge structure employing wall charges as a memory.
- 9. A flat plasma display as claimed in claim 8, wherein said three-electrode surface discharge AC plasma display further comprises:a first substrate, said first and second electrodes being arranged in parallel to each other on said first substrate and paired for defining respective display lines; a second substrate spaced apart from and facing said first substrate, defining a cavity therebetween, said third electrodes being arranged on said second substrate in orthogonal relationship to said first and second electrodes and displaced therefrom; wall charge accumulating dielectric layers respectively covering the surfaces of said first and second electrodes; a phosphor formed over said second substrate; a discharge gas sealed in the cavity between said first and second substrates; and cells formed at intersections where said first and second electrodes cross said third electrodes.
- 10. A flat plasma display, comprising:a display data checking unit checking display data input to said flat plasma display from an external source; and a drive control signal control unit controlling drive control signals of said flat plasma display in accordance with said checked display data, a sustain pulse for the flat plasma display being stopped by the drive control signals.
- 11. A flat plasma display as claimed in claim 10, wherein said flat plasma display further comprises:an internal power supply circuit; and an internal power supply controlling unit producing power supply control signals controlling an operation of said internal power supply circuit.
- 12. A flat plasma display as claimed in claim 11, wherein said internal power supply controlling unit controls an operation of said internal power supply circuit by changing said power supply control signals in response to the checked result of said display data.
- 13. A flat plasma display as claimed in claim 11, wherein said drive control signal control unit controls an operation of a display panel driving unit by changing said drive control signals in response to the checked result of said display data.
- 14. A flat plasma display as claimed in claim 11, wherein said drive control signal control unit and said internal power supply controlling unit stop operating if said display data is not input to said flat plasma display during a specific period, and start operating if said display data is input to said flat plasma display, and thereby the drive control signals are controlled in response to the checked result of said display data.
- 15. A flat plasma display as claimed in claim 11, wherein said flat plasma display comprises a three-electrode surface discharge AC plasma display.
- 16. A flat plasma display as claimed in claim 15, wherein said three-electrode surface discharge AC plasma display further comprises:first and second electrodes arranged in parallel with each other; and third electrodes orthogonal to said first and second electrodes, said first electrodes being commonly connected together and said second electrodes being arranged to define respective display lines, wherein said display has a surface discharge structure employing wall charges as a memory.
- 17. A flat plasma display as claimed in claim 16, wherein said three-electrode surface discharge AC plasma display further comprises:a first substrate, said first and second electrodes being arranged in parallel to each other on said first substrate and paired for defining respective display lines; a second substrate spaced apart from and facing said first substrate, defining a cavity therebetween, said third electrodes being arranged on said second substrate in orthogonal relationship to said first and second electrodes and displaced therefrom; wall charge accumulating dielectric layers respectively covering the surfaces of said first and second electrodes; a phosphor formed over said second substrate: a discharge gas sealed in the cavity between said first and second substrates; and cells formed at intersections where said first and second electrodes cross said third electrodes.
Priority Claims (1)
Number |
Date |
Country |
Kind |
5-290868 |
Nov 1993 |
JP |
|
CROSS REFERENCE TO RELATED APPLICATION
This application is a continuation of application Ser. No. 08/351,655 filed Dec. 7, 1994, now abandoned, which is a continuation-in-part of application Ser. No. 08/188,760 filed Jan. 31, 1994, now abandoned.
US Referenced Citations (41)
Foreign Referenced Citations (3)
Number |
Date |
Country |
3-58086 |
Mar 1991 |
JP |
4-278988 |
Oct 1992 |
JP |
4-287089 |
Oct 1992 |
JP |
Continuations (1)
|
Number |
Date |
Country |
Parent |
08/351655 |
Dec 1994 |
US |
Child |
09/013538 |
|
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
08/188760 |
Jan 1994 |
US |
Child |
08/351655 |
|
US |