This application claims the benefit of Korean Patent Application No. 10-2009-0019101, filed on Mar. 6, 2009, the contents of which are hereby incorporated herein by reference in their entirety.
1. Field
The present invention relates to a flat panel display device and a source driver circuit for the flat panel display device, and more particularly, to a flat panel display device (FPD) having a digital-to-analog converter (DAC) using separately provided R, G, and B group gradation voltages, and a source driver circuit for the flat panel display device.
2. Description of the Related Art
Recently, various flat panel display devices having a smaller weight and volume than a cathode ray tube (CRT) are being developed. Examples of flat panel display devices include liquid crystal display devices, field emission display devices, plasma display devices, light emitting diodes (LEDs) and organic light emitting diodes (OLEDs).
In general, a flat panel display device includes a display panel, a gate driver circuit and a source driver circuit. The gate driver circuit generates sequentially activated gate signals to sequentially select gate lines of the display panel. The source driver circuit provides source voltages to data lines of the display panel. In this case, the source voltages provided to the data lines have voltage levels corresponding to digital data. Three source voltages generally constitute one set and are provided as R, G, and B image signals to the data lines. In other words, three data lines constitute one set and are driven by the source voltages as R, G, and B image signals.
Meanwhile, the source driver circuit employs digital-to-analog converters (DACs) to generate the source voltages ultimately serving as the R, G, and B image signals, in which group gradation voltages are applied to the DACs. In a specific flat panel display device, the DAC requires separately provided R, G, and B group gradation voltages.
A display panel generally includes a number of data lines, such as 512 data lines or 1024 data lines. For convenience of illustration, only six data lines DL1 to DL6 are shown in
Referring to
However, in the source driver circuit of the conventional flat panel display device as shown in
Thus, there is a need for a flat panel display device requiring a small layout area due to a small number of DACs disposed on each data line, and a source driver circuit for the flat panel display device.
The present invention is directed to a flat panel display device requiring a small layout area due to a smaller number of DACs using separately provided R, G, and B-group gradation voltages and disposed on each data line, and a source driver circuit for the flat panel display device.
According to an aspect of the present invention, there is provided a source driver circuit including a plurality of source driving blocks. Each of the source driving blocks includes: a data supply unit for supplying α-digital data, β-digital data and γ-digital data; a digital-to-analog conversion unit including a first digital-to-analog converter (DAC) for receiving α-group gradation voltages, a second DAC for receiving β-group gradation voltages, and a third DAC for receiving γ-group gradation voltages, the first to third DACs receiving the α-digital data, the β-digital data and the γ-digital data and outputting α-analog data, β-analog data and γ-analog data having the α-group gradation voltage, the β-group gradation voltage and the γ-group gradation voltage corresponding to the α-digital data, the β-digital data and the γ-digital data; and a driving unit including first to third drivers. Here, the first to third drivers selectively drive a corresponding one of the α-analog data, the β-analog data and the γ-analog data to generate first to third driving outputs, and the first to third drivers drive different analog data in first and second driving operations to generate the first to third driving outputs.
A source driver circuit in accordance with the principles of the invention may be driven using separately provided R, G, and B-group gradation voltages to provide source voltages as R, G, and B image signals to data lines of the display panel.
In this disclosure, an identifier α, β or γ is added before group gradation voltages, digital data, and analog data to indicate an association with R, G, and B image signals. That is, the identifier α indicates any one of R, G and B, the identifier β indicates another of R, G and B, and γ indicates the other of R, G, and B. Thus, it can be seen that group gradation voltages, digital data and analog data having the same identifier are intended to generate the same image signal.
Meanwhile, the source driver circuit of the present invention may perform multiple driving operations within a unit sourcing period. In this disclosure, the unit sourcing period refers to a timing period in which the respective source voltages are provided once to all the data lines in the display panel.
The driving operations may be referred to as a first driving operation, a second driving operation, a third driving operation, and so on according to an order of performing the operations. Also, the same names and reference numbers of signals and data may be used irrespective of the first driving operation, the second driving operation and the third driving operation.
The accompanying drawings, which are included to provide a further understanding of the invention and are incorporated in and constitute a part of this specification, illustrate embodiments of the invention, and together with the description serve to explain aspects of the invention.
The foregoing and other objects, features, and advantages of the invention are apparent from the following detailed description taken in conjunction with the accompanying drawings
Hereinafter, exemplary embodiments of the present invention will be described with reference to the accompanying drawings. In the drawings, like elements are designated by like reference numerals, and the detailed description of known functions and constructions considered to make the subject matter of the present invention unnecessarily ambiguous will be omitted. Devices or circuit elements described as being coupled with each other should be interpreted as being directly or indirectly coupled with each other, such that data or signals may be directly communicated between the devices or indirectly communicated through one or more other devices.
Flat Panel Display Device
The display panel DISP includes a plurality of pixels (not shown) arranged in a matrix structure consisting of rows and columns. The display panel DISP further includes a plurality of line groups BKLN each having first to K-th data lines DL1 to DLk and first to M-th supply selectors DS1 to DSm sequentially disposed on columns of the matrix structure. Here, K=M×N, and M and N are natural numbers greater than or equal to 2. The i-supply selector DSi selectively provides an i-th driving output TUi to the j-th to (j−1+N)-th data lines DLj to DL(j−1+n). Here, j=(i−1)×N+1.
The gate driver circuit RWDR drives the gate lines GL arranged on rows of the matrix structure.
The gamma voltage generation circuit GVGN generates first to M-th group gradation voltages VSCL1 to VSCLm and provides the first to M-th group gradation voltages VSCL1 to VSCLm to the source driver circuit CSDR.
The source driver circuit CSDR includes a plurality of source driving blocks BKSD. Each of the source driving blocks BKSD includes first to M-th DACs DA1 to DAm and first to M-th drivers DR1 to DRm, and corresponds to one line group BKLN including the K data lines DL. Each source driving block BKSD provides K driving outputs to the corresponding line groups BKLN in one unit sourcing period.
The first to M-th DACs DA1 to DAm output first to M-th analog data ALT1 to ALTm according to the group gradation voltages in first to N-th driving operations within (or during) one unit sourcing period.
The first to M-th drivers DR1 to DRm receive the first to M-th analog data ALT1 to ALTm in common in the first to N-th driving operations and selectively drive corresponding analog data of the received first to M-th analog data ALT1 to ALTm to generate the first to M-th driving outputs TU1 to TUm. The analog data driven by the i-th driver (where 1≦i≦M) is received by the i-th driver from a different DAC in each of the N driving operations. For example, the first driver may receive an analog data input signal from the first DAC during the first driving operation and from the third DAC during the second driving operation, while the second driver may receive an analog data input signal from the second DAC during the first driving operation and from the first DAC during the second driving operation.
Preferably, the gate driver circuit RWDR drives the gate lines GL different from each other in the first to N-th driving operations.
A configuration and operation of the display panel DISP and the source driver circuit BKSD will now be described in greater detail.
Source Driver Circuit in First Exemplary Embodiment
The exemplary embodiment of
Meanwhile, in the exemplary embodiment of
Referring back to
The data supply unit PDP respectively supplies α-digital data R-DGT, β-digital data B-DGT and γ-digital data G-DGT through registers DP1, DP2, and DP3 in the first and second driving operations P-FDR and P-SDR. The α-digital data R-DGT, the β-digital data B-DGT and the γ-digital data G-DGT provided through the registers DP1, DP2, and DP3 may have different bit values in the first and second driving operations P-FDR and P-SDR.
In this disclosure, the α-digital data R-DGT, the β-digital data B-DGT and the γ-digital data G-DGT are shown and described as being provided through the same registers DP1, DP2, and DP3 in the first and second driving operations P-FDR and P-SDR. However, it will be apparent to those skilled in the art that the α-digital data R-DGT, the β-digital data B-DGT and the γ-digital data G-DGT may be provided through separately configured registers in the first and second driving operations P-FDR and P-SDR. For example, the R-DGT, B-DGT, and G-DGT signals may respectively be provided from the DP1, DP2, and DP3 registers during the first driving operation P-FDR, and provided from other registers (not shown) respectively coupled to the inputs of the DACs DA1, DA2, and DA3 during the second driving operation P-SDR.
The digital-to-analog conversion unit PDA includes first to third DACs DA1, DA2, and DA3. The α-group gradation voltages R-VSCL are provided at an input of the first DAC DA1 from the GVGN. The first DAC DA1 has an input coupled to the first register DP1, and receives the α-digital data R-DGT from the first register DP1 of the data supply unit PDP and generates α-analog data R-ALT in the first and second driving operations P-FDR and P-SDR. In this case, the α-analog data R-ALT has any one of the α-group gradation voltages R-VSCL corresponding to the a-digital data R-DGT.
The β-group gradation voltages B-VSCL are provided at an input of the second DAC DA2 from the GVGN. The second DAC DA2 has an input coupled to the second register DP2, and receives the β-digital data B-DGT from the second register DP2 of the data supply unit PDP and generates β-analog data B-ALT in the first and second driving operations P-FDR and P-SDR. In this case, the β-analog data B-ALT has any one of the β-group gradation voltages B-VSCL corresponding to the β-digital data B-DGT.
The γ-group gradation voltages G-VSCL are provided at an input of the third DAC
DA3 from the GVGN. The third DAC DA3 has an input coupled to the third register DP3, and receives the γ-digital data G-DGT from the third register DP3 of the data supply unit PDP and generates γ-analog data G-ALT in the first and second driving operations P-FDR and P-SDR. In this case, the γ-analog data G-ALT has any one of the γ-group gradation voltages G-VSCL corresponding to the γ-digital data G-DGT.
The driving unit PDR includes first to third drivers DR1 to DR3. The first to third drivers DR1 to DR3 selectively drive a corresponding one of the α-analog data R-ALT, the β-analog data B-ALT and the γ-analog data G-ALT to generate first to third driving outputs TU1 to TU3, respectively. The first to third drivers DR1 to DR3 also drive different analog data to generate the first to third driving outputs TU1 to TU3 in the first and second driving operations P-FDR and P-SDR.
Specifically in the exemplary embodiment shown in
According to the exemplary embodiment shown in
In the exemplary embodiment of
According to the exemplary embodiment, the second driver DR2 includes a second driving selector DR2a and a second amplifier DR2b. The second driving selector DR2a selectively outputs any one of the β-analog data B-ALT and the α-analog data R-ALT. In the present exemplary embodiment, the second driving selector DR2a selects and outputs the β-analog data B-ALT in the first driving operation P-FDR and the α-analog data R-ALT in the second driving operation P-SDR. The second amplifier DR2b amplifies the output of the second driving selector DR2a to generate the second driving output TU2.
In the exemplary embodiment of
According to the exemplary embodiment, the third driver DR3 includes a third driving selector DR3a and a third amplifier DR3b. The third driving selector DR3a selectively outputs any one of the γ-analog data G-ALT and the β-analog data B-ALT. In the present exemplary embodiment, the third driving selector DR3a selects and outputs the γ-analog data G-ALT in the first driving operation P-FDR and the β-analog data B-ALT in the second driving operation P-SDR. The third amplifier DR3b amplifies the output of the third driving selector DR3a to generate the third driving output TU3.
As a result, in the present exemplary embodiment, the first driver DR1 selectively drives the α-analog data R-ALT to generate the first driving output TU1 in the first driving operation P-FDR and selectively drives the γ-analog data G-ALT to generate the first driving output TU1 in the second driving operation P-SDR.
The second driver DR2 selectively drives the β-analog data B-ALT to generate the second driving output TU2 in the first driving operation P-FDR, and selectively drives the α-analog data R-ALT to generate the second driving output TU2 in the second driving operation P-SDR.
The third driver DR3 selectively drives the γ-analog data G-ALT to generate the third driving output TU3 in the first driving operation P-FDR, and selectively drives the β-analog data B-ALT to generate the third driving output TU3 in the second driving operation P-SDR.
The first to third driving outputs TU1 to TU3 in the first and second driving operations P-FDR and P-SDR will now be summarized with reference to
The first, second and third driving outputs TU1, TU2, and TU3 in the first driving operation P-FDR depend on the R, B, and G group gradation voltages, respectively. The first, second and third driving outputs TU1, TU2, and TU3 in the second driving operation P-SDR depend on the G, R, and B group gradation voltages, respectively.
Meanwhile, the line block BKLN of the display panel DISP corresponding to the source driver circuit according to a first exemplary embodiment of the present invention has first to sixth data lines DL1 to DL6 and first to third supply selectors DS1 to DS3 sequentially disposed on columns of the matrix structure.
The first supply selector DS1 selectively provides the first driving output TU1 to the first and second data lines DL1 and DL2. In the present exemplary embodiment, the first supply selector DS1 is coupled to the output of the first driver DR1 and provides the first driving output TU1 to the first data line DL1 in the first driving operation P-FDR and to the second data line DL2 in the second driving operation P-SDR.
The second supply selector DS2 selectively provides the second driving output TU2 to the third and fourth data lines DL3 to DL4. In the present exemplary embodiment, the second supply selector DS2 is coupled to the output of the second driver DR2 and provides the second driving output TU2 to the third data line DL3 in the first driving operation P-FDR and to the fourth data line DL4 in the second driving operation P-SDR.
The third supply selector DS3 selectively provides the third driving output TU3 to the fifth and sixth data lines DL5 to DL6. In the present exemplary embodiment, the third supply selector DS3 is coupled to the output of the third driver DR3 and provides the third driving output TU3 to the fifth data line DL5 in the first driving operation P-FDR and to the sixth data line DL6 in the second driving operation P-SDR.
In summary, it is to be noted that in the flat panel display device including the source driver circuit according to a first exemplary embodiment of the present invention shown in
Preferably, different ones of the gate lines GL (not shown in
It will be apparent to those skilled in the art that the data lines to which the source voltages are provided in the first and second driving operations P-FDR and P-SDR may vary from the source driver circuit and the related circuit in the first exemplary embodiment.
Meanwhile, although the supply selectors DS1 to DS3 are shown and described as being disposed in the display panel of
In the first exemplary embodiment, only one DAC may be needed in the source driver circuit for every two data lines of the display panel, resulting in a net 50% reduction in the number of DACs needed to drive the display panel. Similarly, only one driver DR1b-DR3b may be needed in the source driver circuit for every two data lines DL1-DL6 of the display panel, resulting in a 50% reduction in the number of drivers needed to drive the display panel. Thus, an overall layout area can be greatly reduced in a flat panel display device employing the source driver circuit of the first exemplary embodiment, unlike conventional technology.
The first exemplary embodiment can be expanded to the second exemplary embodiment.
Source Driver Circuit in Second Exemplary Embodiment
The exemplary embodiment of
Meanwhile, in the exemplary embodiment of
Referring back to
The data supply unit PDP supplies α-digital data R-DGT, β-digital data B-DGT and γ-digital data G-DGT through registers DP1, DP2, and DP3 in the first, second and third driving operations P-FDR, P-SDR and P-TDR. The α-digital data R-DGT, the β-digital data G-DGT and the γ-digital data B-DGT provided through the registers DP1, DP2, and DP3 may have different bit values in the first, second, third driving operations P-FDR, P-SDR and P-TDR.
In this disclosure, the α-digital data R-DGT, the β-digital data G-DGT and the γ-digital data B-DGT are shown and described as being provided through the same registers DP1, DP2, and DP3 in the first, and third driving operations P-FDR, P-SDR and P-TDR. However, it will be apparent to those skilled in the art that the α-digital data R-DGT, the β-digital data G-DGT and the γ-digital data B-DGT may be provided through separately configured registers in the first, second and third driving operations P-FDR, P-SDR and P-TDR. As such, each of the DACs DA1, DA2, and DA3 may have inputs coupled to more than one register in order to receive input data from separately configured registers in the first, second, and third driving operations P-FDR, P-SDR, and P-TDR.
The digital-to-analog conversion unit PDA includes first to third DACs DA1, DA2, and DA3. In the exemplary embodiment shown in
The β-group gradation voltages G-VSCL may be provided to the second DAC DA2. The second DAC DA2 may receive the β-digital data G-DGT from the second register DP2 of the data supply unit PDP and generate β-analog data G-ALT in each of the first, second and the driving operations P-FDR, P-SDR and P-TDR. In this case, the β-analog data G-ALT may have any one of the β-group gradation voltages G-VSCL corresponding to the β-digital data G-DGT.
The γ-group gradation voltages V-VSCL may be provided to the third DAC DA3. The third DAC DA3 may receive the γ-digital data B-DGT from the third register DP3 of the data supply unit PDP and generate γ-analog data B-ALT in each of the first, second and the driving operations P-FDR, P-SDR and P-TDR. In this case, the γ-analog data B-ALT may have any one of the γ-group gradation voltages B-VSCL corresponding to the γ-digital data B-DGT.
The driving unit PDR includes first to third drivers DR1 to DR3. The first to third drivers DR1 to DR3 selectively drive a corresponding one of the α-analog data R-ALT, the β-analog data G-ALT and the γ-analog data B-ALT to generate first to third driving outputs TU1 to TU3, respectively. The first to third drivers DR1 to DR3 also drive different analog data to generate the first to third driving outputs TU1 to TU3 in the first, second and third driving operations P-FDR, P-SDR and P-TDR.
According to an exemplary embodiment, the first driver DR1 includes a first driving selector DR1a and a first amplifier DR1b. The first driving selector DR1a selectively outputs any one of the α-analog data R-ALT, the β-analog data G-ALT and the γ-analog data B-ALT. In the present exemplary embodiment, the first driving selector DR1 a selects and outputs the α-analog data R-ALT in the first driving operation P-FDR, the β-analog data G-ALT in the second driving operation P-SD and the γ-analog data B-ALT in the third driving operation P-TDR. The first amplifier DR1b amplifies the output of the first driving selector DR1a to generate the first driving output TU1.
The second driver DR2 includes a second driving selector DR2a and a second amplifier DR2b. The second driving selector DR2a selectively outputs any one of the α-analog data R-ALT, the β-analog data G-ALT and the γ-analog data B-ALT. In the present exemplary embodiment, the second driving selector DR2a selects and outputs the γ-analog data B-ALT in the first driving operation P-FDR, the α-analog data R-ALT in the second driving operation P-SDR and β-analog data G-ALT in the third driving operation P-TDR. The second amplifier DR2b amplifies the output of the second driving selector DR2a to generate the second driving output TU2.
The third driver DR3 includes a third driving selector DR3a and a third amplifier DR3b. The third driving selector DR3a selectively outputs any one of the α-analog data R-ALT, the β-analog data G-ALT and the γ-analog data B-ALT. In the present exemplary embodiment, the third driving selector DR3a selects and outputs the β-analog data G-ALT in the first driving operation P-FDR, the γ-analog data B-ALT in the second driving operation P-SDR and α-analog data R-ALT in the third driving operation P-TDR. The third amplifier DR3b amplifies the output of the third driving selector DR3a to generate the third driving output TU3.
As a result, in the present exemplary embodiment, the first driver DR1 selectively drives the α-analog data R-ALT in the first driving operation P-FDR, the β-analog data G-ALT in the second driving operation P-SDR and the γ-analog data B-ALT in the third driving operation P-TDR to generate the first driving output TU1.
The second driver DR2 selectively drives the γ-analog data B-ALT in the first driving operation P-FDR, the α-analog data R-ALT in the second driving operation P-SDR and the β-analog data G-ALT in the third driving operation P-TDR to generate the second driving output TU2.
The third driver DR3 selectively drives the β-analog data G-ALT in the first driving operation P-FDR, the γ-analog data B-ALT in the second driving operation P-SDR and the α-analog data R-ALT in the third driving operation P-TDR to generate the third driving output TU3.
The first to third driving outputs TU1 to TU3 in the first to third driving operations P-FDR to P-TDR will now be summarized with reference to
The first, second and third driving outputs TU1, TU2, and TU3 in the first driving operation P-FDR depend on the R, B, and G group gradation voltages, respectively. The first, second and third driving outputs TU1, TU2, and TU3 in the second driving operation P-SDR depend on the G, R, and B group gradation voltages, respectively. The first, second and third driving outputs TU1, TU2, and TU3 in the third driving operation P-TDR depend on the B, G and R group gradation voltages, respectively.
Meanwhile, the line block BKLN of the display panel DISP corresponding to the source driver circuit according to a second exemplary embodiment of the present invention has first to ninth data lines DL1 to DL9 and first to third supply selectors DS1 to DS3 sequentially disposed on columns of the matrix structure.
The first supply selector DS1 selectively provides the first driving output TU1 to the first, second and third data lines DL1, DL2 and DL3. In the present exemplary embodiment, the first supply selector DS1 provides the first driving output TU1 to the first data line DL1 in the first driving operation P-FDR, the second data line DL2 in the second driving operation P-SDR and the third data line DL3 in the third driving operation P-TDR.
The second supply selector DS2 selectively provides the second driving output TU2 to the fourth to sixth data lines DL4 to DL6. In the present exemplary embodiment, the second supply selector DS2 provides the second driving output TU2 to the sixth data line DL6 in the first driving operation P-FDR, the fourth data line DL4 in the second driving operation P-SDR and the fifth data line DL5 in the third driving operation P-TDR.
The third supply selector DS3 selectively provides the third driving output TU3 to the seventh to ninth data lines DL7 to DL9. In the present exemplary embodiment, the third supply selector DS3 provides the third driving output TU3 to the eighth data line DL8 in the first driving operation P-FDR, the ninth data line DL9 in the second driving operation P-SDR and the seventh data line DL9 in the third driving operation P-TDR.
In summary, it is to be noted that in the flat panel display device including the source driver circuit according to a second exemplary embodiment of the present invention, the source voltages are provided to three of the nine data lines DL1 to DL9 in each of the first to third driving operations P-FDR to P-TDR, as shown in
Preferably, different ones of the gate lines GL (not shown in
It will be apparent to those skilled in the art that the data lines to which the source voltages are provided in the first, second and third driving operations P-FDR, P-SDR and P-TDR may vary from the source driver circuit and the related circuit in the second exemplary embodiment.
Meanwhile, although the supply selectors DS1 to DS3 are shown and described as being disposed in the display panel of
In the second exemplary embodiment, only one DAC may be needed in the source driver circuit for every three data lines of the display panel, resulting in a net 66% reduction in the number of DACs needed to drive the display panel. Thus, an overall layout area can be greatly reduced in a flat panel display device employing the source driver circuit of the second exemplary embodiment, unlike conventional technology.
In a flat panel display device of the present invention, multiple driving operations are performed within a unit sourcing period, and source voltages are supplied to some of the data lines of a display panel in each driving operation. In this case, one DAC is driven to generate source voltages for a plurality of data lines. That is, the number of the DACs disposed on each data line is reduced to 1/N. Therefore, with the source driver circuit of the present invention, the number of the DACs is reduced and the overall layout area is greatly reduced.
Also, standby power consumption can be greatly reduced due to the reduced number of amplifiers on each data line in the flat panel display device of the present invention, unlike the conventional technology.
According to the flat panel display device of the present invention, since the source voltages provided by the same amplifier are provided to adjacent data lines, a metal layer can be easily wired in the display panel.
Although three R, G and B group gradation voltages have been used in the exemplary embodiments, it will be apparent to those skilled in the art that four or more group gradation voltages, such as R, G, B and W, may be used.
Also, although two to three driving operations have been performed in the unit sourcing period according to the exemplary embodiments, it will be apparent to those skilled in the art that four or more driving operations may be performed in the unit sourcing period.
It will be apparent to those skilled in the art that various modifications and variations can be made in the present invention without departing from the spirit or scope of the invention. Thus, it is intended that the present invention cover the modifications and variations of this invention provided they come within the scope of the appended claims and their equivalents.
Number | Date | Country | Kind |
---|---|---|---|
10-2009-0019101 | Mar 2009 | KR | national |
Number | Name | Date | Kind |
---|---|---|---|
20020163490 | Nose | Nov 2002 | A1 |
20040036706 | Endou | Feb 2004 | A1 |
20040227710 | Shimizu et al. | Nov 2004 | A1 |
Number | Date | Country |
---|---|---|
1020040052349 | Jun 2004 | KR |
1020040052357 | Jun 2004 | KR |
1020040060708 | Jul 2004 | KR |
100835145 | May 2008 | KR |
Number | Date | Country | |
---|---|---|---|
20100225631 A1 | Sep 2010 | US |