Claims
- 1. A flat panel display comprising:
- a faceplate structure comprising a faceplate and a light emitting structure that overlies the faceplate;
- a backplate structure coupled to the faceplate structure, the backplate structure comprising a backplate and an electron emitting structure that overlies the backplate;
- a plurality of spacers situated between the faceplate and backplate structures, each spacer comprising a spacer body and a face electrode situated over a face surface of the spacer body; and
- a common bus structure electrically connecting the face electrodes.
- 2. A flat panel display as in claim 1 wherein each spacer further includes an edge electrode situated over an edge surface of that spacer's spacer body and contacting that spacer's face electrode.
- 3. A flat panel display as in claim 1 wherein the common bus structure comprises an electrically conductive bus layer situated over the faceplate and electrically connected to the face electrodes.
- 4. A flat panel display as in claim 1 wherein each spacer further includes:
- a first edge electrode situated over a first edge of that spacer's spacer body and contacting the light emitting structure; and
- a second edge electrode situated over the first edge of that spacer's spacer body, spaced apart from the first edge electrode, and contacting the common bus structure.
- 5. A flat panel display as in claim 1 further including a capacitor electrically coupled to the common bus structure.
- 6. A flat panel display as in claim 5 further including a sidewall structure which extends between the faceplate and backplate structures, the sidewall structure substantially laterally surrounding the light emitting structure, the electron emitting structure, and the common bus structure, the capacitor being located outside the sidewall structure.
- 7. A flat panel display as in claim 5 wherein the capacitor is coupled between the common bus structure and a reference voltage supply.
- 8. A flat panel display as in claim 7 wherein the reference voltage supply furnishes a selected one of ground potential and a high voltage.
- 9. A flat panel display as in claim 5 wherein the common bus structure comprises an electrically conductive bus layer situated over the faceplate and electrically connected to the face electrodes.
- 10. A flat panel display as in claim 9 wherein the capacitor comprises:
- the conductive bus layer;
- a dielectric strip situated between the faceplate and the conductive bus layer; and
- a second electrically conductive layer situated between the faceplate and the dielectric strip, the second conductive layer being electrically connected to a reference voltage supply.
- 11. A flat panel display as in claim 10 wherein the second conductive layer is located in a groove in the faceplate.
- 12. A flat panel display comprising:
- a faceplate structure comprising a faceplate and a light emitting structure that overlies the faceplate and is arranged in a plurality of generally parallel pixel rows, light emitting elements in each pixel row being activated largely simultaneously and at different times from light emitting elements in each directly adjacent pixel row;
- a backplate structure coupled to the faceplate structure, the backplate structure comprising a backplate and an electron emitting structure that overlies the backplate; and
- a plurality of spacers situated between the faceplate and backplate structures, the spacers extending generally perpendicular to the pixel rows, each spacer comprising a spacer body and a face electrode overlying a face surface of the spacer body.
CROSS-REFERENCE TO RELATED APPLICATION
This is a division of U.S. patent application Ser. No. 08/683,789, filed Jul. 18, 1996, now U.S. Pat. No. 5,898,266.
US Referenced Citations (12)
Divisions (1)
|
Number |
Date |
Country |
Parent |
683789 |
Jul 1996 |
|