Claims
- 1. A flat panel display, comprising:a faceplate including a faceplate interior side; a backplate including a backplate interior side in an opposing relationship to the faceplate interior side; side walls positioned between the faceplate and the backplate to form an enclosed sealed envelope between the side walls, backplate interior side and the faceplate interior side; a voltage equal to or greater than 1 kV applied between the backplate and the faceplate; a plurality of phosphor subpixels positioned at the faceplate interior side; a plurality of field emitters that emit electrons which are directed to a corresponding phosphor subpixel; and a plurality of scattering shields surrounding each phosphor subpixel and defining a subpixel volume, the scattering shields reducing a number of scattered electrons in the subpixel volume from escaping from the subpixel volume, wherein the height of the scattering shields surrounding a phosphor subpixel is at least 75 μm from the faceplate interior side.
- 2. The display of claim 1, further comprising:an internal support within the envelope adjacent to the faceplate, at least a portion of the internal support having an insulating surface on an exterior of the internal support, the height of the scattering shields surrounding a phosphor subpixel being sufficient to reduce the number of scattered electrons from exiting from their corresponding subpixel volume to strike and charge the insulating surface.
- 3. The display of claim 1, wherein the height of the scattering shields surrounding a phosphor subpixel is sufficient to reduce the number of scattered electrons exiting from their corresponding subpixel volume to strike another phosphor subpixel.
- 4. The display of claim 1, wherein the height of the scattering shields is about 20 to 100 μm beyond the phosphor subpixels.
- 5. The display of claim 1, wherein the phosphor subpixels have a height that extends about 1 to 30 μm from the faceplate interior side into the envelope.
- 6. The flat panel display of claim 5, wherein the scattering shields extend about 20 to 100 μm beyond the phosphor subpixels.
- 7. The flat panel display of claim 5, wherein the scattering shields have a height of about 50 μm extending beyond the phosphor subpixels.
- 8. The flat panel display of claim 5, wherein the scattering shields have a height of about 75 μm extending beyond the phosphor subpixels.
- 9. The flat panel display of claim 5, wherein the scattering shields have a height of about 100 μm extending beyond the phosphor subpixels.
- 10. The display of claim 1, further comprising:at least one internal support in the envelope supporting the backplate and the faceplate against forces acting in a direction toward the envelope.
- 11. The display of claim 1, wherein the scattering shields surrounding a phosphor subpixel are of sufficient height to reduce the number of scattered electrons escaping from their corresponding subpixel volume to strike and charge the internal support.
- 12. The display of claim 1, wherein the scattering shields are made of a material selected from the group consisting of polyimide, metal, glass and ceramic.
- 13. The display of claim 1, wherein a voltage less than 3 kV is applied between the backplate and the faceplate.
- 14. The display of claim 1, wherein a voltage equal to or greater than 3 kV is applied between the backplate and the faceplate.
- 15. The display of claim 1, wherein a voltage equal to or greater than 5 kV is applied between the backplate and the faceplate.
- 16. The display of claim 1, wherein a voltage equal to or greater than 7 kV is applied between the backplate and the faceplate.
- 17. The display of claim 1, wherein a voltage applied between the backplate and the faceplate is about 10 kV.
- 18. A flat panel display, comprising:a faceplate including a faceplate interior side; a backplate including a backplate interior side in an opposing relationship to the faceplate interior side; side walls positioned between the faceplate and the backplate to form an enclosed sealed envelope between the side walls, backplate interior side and the faceplate interior side, the faceplate, backplate and side walls defining a display envelope with at least one internal support, at least a portion of the internal support having an insulating surface on an exterior of the internal support; a plurality of phosphor subpixels positioned at the faceplate interior side; a plurality of field emitters that emit electrons which are directed to a corresponding phosphor subpixel; a plurality of scattering shields surrounding each phosphor subpixel and defining a subpixel volume, the scattering shields reducing a number of scattered electrons in the subpixel volume from escaping from the subpixel volume, wherein the height of the scattering shields surrounding a phosphor subpixel is at least 75 μm from the faceplate interior side to reduce the number of scattered electrons from exiting from their corresponding subpixel volume to strike and charge the insulating surface; and a locating groove formed in a column or row guard band, the locating groove adapted to receive an internal support and mount it relative to the phosphor subpixels.
- 19. The display of claim 18, wherein the height of the scattering shields surrounding a phosphor subpixel is sufficient to reduce the number of scattered electrons exiting from their corresponding subpixel volume to strike another phosphor subpixel.
- 20. The display of claim 18, wherein the height of the scattering shields is about 20 to 200 μm beyond the phosphor subpixels.
- 21. The display of claim 18, wherein the height of the scattering shields is about 20 to 100 μm beyond the phosphor subpixels.
- 22. The display of claim 18, wherein the phosphor subpixels have a height that extends about 1 to 30 μm from the faceplate interior side into the envelope.
- 23. The display of claim 1, wherein the scattering shields extend about 20 to 200 μm beyond the phosphor subpixels.
- 24. The flat panel display of claim 22, wherein the scattering shields have a height of about 12 μm extending beyond the phosphor subpixels.
- 25. The flat panel display of claim 22, wherein the scattering shields have a height of about 25 μm extending beyond the phosphor subpixels.
- 26. The flat panel display of claim 22, wherein the scattering shields have a height of about 50 μm extending beyond the phosphor subpixels.
- 27. The flat panel display of claim 22, wherein the scattering shields have a height of about 75 μm extending beyond the phosphor subpixels.
- 28. The flat panel display of claim 22, wherein the scattering shields have a height of about 100 μm extending beyond the phosphor subpixels.
- 29. The display of claim 18, further comprising:at least one internal support in the envelope supporting the backplate and the faceplate against forces acting in a direction toward the envelope.
- 30. The display of claim 18, wherein the scattering shields surrounding a phosphor subpixel are of sufficient height to reduce the number of scattered electrons escaping from their corresponding subpixel volume to strike and charge the internal support.
- 31. The display of claim 18, wherein the scattering shields are made of a material selected from the group consisting of polyimide, metal, glass and ceramic.
- 32. The display of claim 18, wherein a voltage equal to or greater than 1 kV is applied between the backplate and the faceplate.
- 33. The display of claim 18, wherein a voltage equal to or greater than 3 kV is applied between the backplate and the faceplate.
- 34. The display of claim 18, wherein a voltage equal to or greater than 5 kV is applied between the backplate and the faceplate.
- 35. The display of claim 18, wherein a voltage equal to or greater than 7 kV is applied between the backplate and the faceplate.
- 36. The display of claim 18, wherein a voltage applied between the backplate and the faceplate is about 10 kV.
CROSS-REFERENCE TO RELATED APPLICATIONS
This is a continuation-in-part of U.S. patent application Ser. No. 08/343,803, filed Nov. 21, 1994, entitled “FACEPLATE FOR FIELD EMISSION DISPLAY INCLUDING WALL GRIPPER STRUCTURES” now U.S. Pat. No. 5,543,683.
US Referenced Citations (10)
Foreign Referenced Citations (4)
Number |
Date |
Country |
0 631 295 |
Dec 1994 |
EP |
0 635 865 |
Jan 1995 |
EP |
WO 9418694 |
Aug 1994 |
WO |
WO 9616429 |
May 1996 |
WO |
Non-Patent Literature Citations (1)
Entry |
van Oekel, J.J., “P-14: Improving the Contrast of CRTs under Low Ambient Illumination with a Graphite Coating”, SID International Symposium Digest of Technical Papers, ISSN 0097-966X, Santa Ana, CA, May 1995, pp. 427-430. |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
08/343803 |
Nov 1994 |
US |
Child |
08/560166 |
|
US |