Claims
- 1. A flip-flop, comprising:
a master stage that is responsive to a first clock signal and has a first pair of differential inputs and a first pair of differential outputs; and a slave stage that is responsive to a second clock signal and has a second pair of differential inputs coupled to the first pair of differential outputs and a second pair of differential outputs from which true and complementary outputs of the flip-flop are derived.
- 2. The flip-flop of claim 1, wherein the first pair of differential inputs receive true and complementary data signals.
- 3. The flip-flop of claim 1, wherein the first pair of differential inputs receive set and reset signals.
- 4. The flip-flop of claim 1, wherein the first and second clock signals are complementary versions of each other.
- 5. The flip-flop of claim 4, further comprising an inverting device that receives the second clock signal at an input thereof and generates the first clock signal at an output thereof.
- 6. The flip-flop of claim 5, wherein the inverting device consists of a CMOS inverter.
- 7. The flip-flop of claim 1, wherein said master stage comprises:
a master differential amplifier circuit that is responsive to the first clock signal; and a master pair of cross-coupled logic gates having inputs electrically coupled to differential outputs of said master differential amplifier circuit.
- 8. The clock generator of claim 7, wherein said slave stage comprises:
a slave differential amplifier circuit that is responsive to the second clock signal; and a slave pair of cross-coupled logic gates having inputs electrically coupled to differential outputs of said slave differential amplifier circuit.
- 9. The clock generator of claim 7, wherein said master stage comprises an equalization circuit that is responsive to the first clock signal and is electrically coupled across the differential outputs of said master differential amplifier circuit.
- 10. The clock generator of claim 7, wherein said master stage comprises:
an equalization circuit that is responsive to the first clock signal and is electrically coupled across the differential outputs of said master differential amplifier circuit ; and a precharge circuit that is responsive to the first clock signal and comprises a pair of PMOS pull-up transistors electrically coupled to the differential outputs of said master differential amplifier circuit.
- 11. The clock generator of claim 8, wherein said master pair of cross-coupled logic gates and said slave pair of cross-coupled logic gates are two-input NAND gates.
- 12. A flip-flop, comprising:
a master latched sense amplifier that is responsive to a first clock signal and has a first pair of differential inputs and a first pair of latched differential outputs; and a slave latched sense amplifier that is responsive to a second clock signal and has a second pair of differential inputs electrically coupled to the first pair of latched differential outputs and a second pair of latched differential outputs from which true and complementary outputs of the flip-flop are derived.
- 13. The flip-flop of claim 12, wherein the first pair of differential outputs and the second pair of latched differential outputs are load matched.
- 14. The flip-flop of claim 13, wherein the first pair of differential inputs receive true and complementary data signals.
- 15. The flip-flop of claim 13, wherein the first pair of differential inputs receive set and reset signals.
- 16. The flip-flop of claim 12, wherein said master latched sense amplifier comprises:
a master differential amplifier circuit that is responsive to the first clock signal; and a master pair of cross-coupled logic gates having inputs electrically coupled to differential outputs of said master differential amplifier circuit.
- 17. The flip-flop of claim 16, further comprising:
an equalization circuit that is responsive to the first clock signal and is electrically coupled across the differential outputs of said master differential amplifier circuit; and a precharge circuit that is responsive to the first clock signal and comprises a pair of PMOS pull-up transistors electrically coupled to the differential outputs of said master differential amplifier circuit.
- 18. The flip flop of claim 14, further comprising:
a first MOS transistor having a first current carrying terminal electrically connected to a complementary one of the first pair of latched differential outputs and a gate responsive to a reset signal; and a second MOS transistor having a first current carrying terminal electrically connected to a true one of the second pair of latched differential outputs and a gate responsive to the reset signal.
- 19. The flip-flop of claim 16, further comprising:
a first MOS transistor having a first current carrying terminal electrically connected to a complementary one of the first pair of latched differential outputs and a gate responsive to a reset signal; and a second MOS transistor having a first current carrying terminal electrically connected to a true one of the second pair of latched differential outputs and a gate responsive to the reset signal.
- 20. The flip-flop of claim 12, further comprising:
a first inverter having an input electrically coupled to a true one of the second pair of latched differential outputs; and a second inverter having an input electrically coupled to a complementary one of the second pair of latched differential outputs.
- 21. The flip-flop of claim 12, wherein the first pair of differential inputs receive true and complementary data signals.
- 22. The flip-flop of claim 12, wherein the first pair of differential inputs receive set and reset signals.
- 23. The flip-flop of claim 12, wherein the first and second clock signals are complementary versions of each other.
- 24. The flip-flop of claim 23, further comprising an inverting device that receives the second clock signal at an input thereof and generates the first clock signal at an output thereof.
- 25. The flip-flop of claim 24, wherein the inverting device consists of a CMOS inverter.
- 26. A multi-phase clock generator, comprising:
a master-slave flip flop that generates a second pair of clock signals having a second frequency in response to a first pair of clock signals having a first frequency greater than the second frequency, said master-slave flip-flop comprising: a master stage that is responsive to a first one of the first pair of clock signals and has a first pair of differential inputs and a first pair of differential outputs; and a slave stage that is responsive to a second one of the first pair of clock signals and has a second pair of differential inputs coupled to the first pair of differential outputs and a second pair of differential outputs that are cross-coupled to the first pair of differential inputs.
- 27. The clock generator of claim 26, wherein the first pair of clock signals is a first pair of complementary clock signals; and wherein said master stage comprises:
a master differential amplifier circuit that is responsive to a true one of the first pair of complementary clock signals; and a master pair of cross-coupled logic gates having inputs electrically coupled to differential outputs of said master differential amplifier circuit.
- 28. The clock generator of claim 27, wherein said slave stage comprises:
a slave differential amplifier circuit that is responsive to a complementary one of the first pair of complementary clock signals; and a slave pair of cross-coupled logic gates having inputs electrically coupled to differential outputs of said slave differential amplifier circuit.
- 29. The clock generator of claim 27, wherein said master stage comprises an equalization circuit that is responsive to the true one of the first pair of complementary clock signals and is electrically coupled across the differential outputs of said master differential amplifier circuit.
- 30. The clock generator of claim 27, wherein said master stage comprises:
an equalization circuit that is responsive to the true one of the first pair of complementary clock signals and is electrically coupled across the differential outputs of said master differential amplifier circuit; and a precharge circuit that is responsive to the true one of the first pair of complementary clock signals and comprises a pair of PMOS pull-up transistors electrically coupled to the differential outputs of said master differential amplifier circuit.
- 31. The clock generator of claim 28, wherein said master pair of cross-coupled logic gates and said slave pair of cross-coupled logic gates are two-input NAND gates.
- 32. A multi-phase clock generator, comprising:
a clock generator that generates true and complementary clock signals; a master latched sense amplifier that is responsive to the true clock signal and has a first pair of differential inputs and a first pair of latched differential outputs; and a slave latched sense amplifier that is responsive to the complementary clock signal and has a second pair of differential inputs electrically coupled to the first pair of latched differential outputs and a second pair of latched differential outputs electrically cross-coupled to the first pair of differential inputs.
- 33. The clock generator of claim 32, wherein said master latched sense amplifier comprises:
a master differential amplifier circuit that is responsive to the true clock signal; and a master pair of cross-coupled logic gates having inputs electrically coupled to differential outputs of said master differential amplifier circuit.
- 34. The clock generator of claim 33, further comprising:
an equalization circuit that is responsive to the true clock signal and is electrically coupled across the differential outputs of said master differential amplifier circuit; and a precharge circuit that is responsive to the true clock signal and comprises a pair of PMOS pull-up transistors electrically coupled to the differential outputs of said master differential amplifier circuit.
- 35. A divide-by-four clock generator, comprising:
a first divide-by-two clock generator that is responsive to a primary clock signal and comprises:
a master latched sense amplifier having a first pair of differential inputs and a first pair of latched differential outputs; and a slave latched sense amplifier having a second pair of differential inputs electrically coupled to the first pair of latched differential outputs and a second pair of latched differential outputs electrically cross-coupled to the first pair of differential inputs; a second divide-by-two clock generator having a clock input electrically coupled to one of the first pair of latched differential outputs; and a third divide-by-two clock generator having a clock input electrically coupled to one of the second pair of latched differential outputs.
- 36. The clock generator of claim 35, wherein said master and slave latched sense amplifiers are responsive to a pair of complementary clock signals that are derived from the primary clock signal.
- 37. The clock generator of claim 35, wherein one of the first pair of latched differential outputs is electrically coupled by a pair of serially connected inverters to the clock input of said second divide-by-two clock generator.
- 38. A divide-by-four clock generator, comprising:
a first divide-by-two clock generator that is responsive to a primary clock signal and comprises: a master latched sense amplifier having a first pair of differential inputs and a first pair of latched differential outputs; and a slave latched sense amplifier having a second pair of differential inputs electrically coupled to the first pair of latched differential outputs and a second pair of latched differential outputs electrically cross-coupled to the first pair of differential inputs; a second divide-by-two clock generator having a clock input electrically coupled to a complementary one of the first pair of latched differential outputs; and a third divide-by-two clock generator having a clock input electrically coupled to a true one of the second pair of latched differential outputs.
- 39. The clock generator of claim 38, wherein the complementary one of the first pair of latched differential outputs is electrically coupled to a complementary one of the second pair of differential inputs; and wherein the true one of the second pair of latched differential outputs is electrically coupled to a complementary one of the first pair of differential inputs.
- 40. The clock generator of claim 39, further comprising:
a first MOS transistor having a first current carrying terminal electrically connected to a true one of the first pair of latched differential outputs and a gate responsive to a reset signal; and a second MOS transistor having a first current carrying terminal electrically connected to the true one of the second pair of latched differential outputs and a gate responsive to the reset signal.
- 41. The clock generator of claim 38, further comprising:
a first MOS transistor having a first current carrying terminal electrically connected to a true one of the first pair of latched differential outputs and a gate responsive to a reset signal; and a second MOS transistor having a first current carrying terminal electrically connected to the true one of the second pair of latched differential outputs and a gate responsive to the reset signal.
- 42. The clock generator of claim 38, further comprising:
a first NMOS transistor having a drain electrically connected to a true one of the first pair of latched differential outputs and a gate responsive to a reset signal; and a second NMOS transistor having a drain electrically connected to the true one of the second pair of latched differential outputs and a gate responsive to the reset signal.
- 43. The clock generator of claim 38, wherein said second divide-by-two clock generator comprises:
a second master latched sense amplifier having a third pair of differential inputs and a third pair of latched differential outputs; and a second slave latched sense amplifier having a fourth pair of differential inputs electrically coupled to the third pair of latched differential outputs and a fourth pair of latched differential outputs electrically cross-coupled to the third pair of differential inputs.
- 44. The clock generator of claim 43, wherein said third divide-by-two clock generator comprises:
a third master latched sense amplifier having a fifth pair of differential inputs and a fifth pair of latched differential outputs; and a third slave latched sense amplifier having a sixth pair of differential inputs electrically coupled to the fifth pair of latched differential outputs and a sixth pair of latched differential outputs electrically cross-coupled to the fifth pair of differential inputs.
- 45. The clock generator of claim 44, further comprising:
a third NMOS transistor having a drain electrically connected to a true one of the third pair of latched differential outputs and a gate responsive to a reset signal; a fourth NMOS transistor having a drain electrically connected to a true one of the fourth pair of latched differential outputs and a gate responsive to the reset signal; a fifth NMOS transistor having a drain electrically connected to a complementary one of the fifth pair of latched differential outputs and a gate responsive to the reset signal; and a sixth NMOS transistor having a drain electrically connected to a true one of the sixth pair of latched differential outputs and a gate responsive to the reset signal.
- 46. A multi-phase clock generator, comprising:
a clock generator that generates true and complementary clock signals; a master latched sense amplifier that is responsive to the true clock signal and has a first pair of differential inputs and a first pair of latched differential outputs that are load matched; and a slave latched sense amplifier that is responsive to the complementary clock signal and has a second pair of differential inputs electrically coupled to the first pair of latched differential outputs and a second pair of latched differential outputs that are load matched and electrically cross-coupled to the first pair of differential inputs.
REFERENCE TO PRIORITY APPLICATION
[0001] This application is a continuation-in-part (CIP) of U.S. application Ser. No. ______, entitled Multi-Phase Clock Generators that Utilize Differential Signals to Achieve Reduced Setup and Hold Times, filed Oct. 30, 2001 (Attorney Docket No. 5646-49), assigned to the present assignee, the disclosure of which is hereby incorporated herein by reference.
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
10017628 |
Oct 2001 |
US |
Child |
10010847 |
Dec 2001 |
US |