The disclosure generally relates, but not limited, to the technical field of semiconductor light emitting diode, and more particularly, to a flip light emitting chip and a manufacturing method thereof.
In recent years, the flip chip of light emitting diode and relative technologies have made a spurt of progress. Based on different reflecting materials of the flip chip, flip chips can be categorized into ITO+DBR reflection structural flip chips and metallic reflection structural (such as Ag/Al) flip chips. Because the metallic reflection structures (especially for Ag metallic reflection structures) have higher reflectance for visible lights, metallic reflection structures are commonly utilized for the flip chips. In addition, based on different numbers of the insulating layer of the flip chip, flip chips may also be categorized into single ISO (insulating barrier layer) structural flip chips and dual-ISO structural flip chips. Comparing with single ISO structural flip chips, electric current can be expanded more even and uniform for dual-ISO structural flip chips, which provides better luminous efficacy and are widely utilized in vehicle illumination.
The manufacturing steps of the flip chip as illustrated in
According to a first aspect of the present disclosure, a flip light-emitting chip is provided. The flip light-emitting chip may include a substrate and an extended stacking layer formed on the substrate, where the extended stacking layer includes an N-type semiconductor layer formed on the substrate, an active region formed on the N-type semiconductor layer, and a P-type semiconductor layer formed on the active region. Further, the flip light-emitting chip may include a reflective layer formed on the P-type semiconductor layer, a barrier layer formed on the P-type semiconductor layer and covering the reflective layer, a bonding layer formed on said barrier layer, and an insulating layer formed on the bonding layer such that the bonding layer is retained between the barrier layer and the insulating layer for enhancing a binding force between the barrier layer and the insulating layer.
According to a second aspect of the present disclosure, a method for manufacturing a flip light-emitting chip is provided. The method may include: forming an extended stacking layer on a substrate; forming a reflective layer on a P-type semiconductor layer of the extended stacking layer; forming a barrier layer on the P-type semiconductor layer through covering the reflective layer; forming a bonding layer on the barrier layer; and forming an insulating layer on the bonding layer such that the bonding layer is retained between the barrier layer and the insulating layer for enhancing a binding force between the barrier layer and the insulating layer.
It is to be understood that the above general descriptions and detailed descriptions below are only exemplary and explanatory and not intended to limit the disclosure.
The following description is disclosed to enable any person skilled in the art to make and use the present disclosure. Preferred embodiments in the following are examples only and person skilled in the art can come out with other obvious alternatives. The general principles defined in the following description would be applied to other embodiments, alternatives, modifications, equivalents, and applications without departing from the spirit and scope of the present disclosure.
Reference throughout this specification to “one embodiment,” “an embodiment,” “an example,” “some embodiments,” “some examples,” or similar language means that a particular feature, structure, or characteristic described is included in at least one embodiment or example. Features, structures, elements, or characteristics described in connection with one or some embodiments are also applicable to other embodiments, unless expressly specified otherwise.
Those skilled in the art should understand that in the disclosure of the present disclosure, terms such as “longitudinal,” “lateral,” “upper,” “lower,” “front,” “back,” “left,” “right,” “perpendicular,” “horizontal,” “top,” “bottom,” “inner,” “outer,” etc., which indicate directions or positional relations are based on the directions or positional relations demonstrated in the figures and only to better describe the present disclosure and simplify the description, rather than to indicate or imply that the indicated device or element must be applied to a specific direction or be operated or constructed in a specific direction. Therefore, these terms shall not be considered limits of the present disclosure.
It is understandable that terminologies of “a” or “an” should be interpreted as “at least one” or “one or more.” In other words, in one embodiment, the quantity of an element can be one, but in another embodiment, the quantity of the element can be several. Hence, the terminologies of “a” or “an” shall not be considered as a limit of quantity.
Referring to
Referring to
Referring to
It is worth mentioning that the manners of stacking the extended stacking layer 20 on the substrate 10 is not limited in the flip light emitting chip of the present disclosure. For example, the flip light emitting chip according to the preferred embodiment as illustrated in
It is worth mentioning that, according to the present disclosure, the “stacking” may refer to direct stacking or indirect stacking. For instance, according to the preferred embodiment of the flip light emitting chip of the present disclosure, the N-type semiconductor layer 21 of the extended stacking layer 20 may directly be formed and stacked on the substrate 10. In other words, the N-type semiconductor layer 21 of the extended stacking layer 20 is directly grown from the substrate 10. Nonetheless, for the flip light emitting chip according to another preferred embodiment of the present disclosure, the N-type semiconductor layer 21 of the extended stacking layer 20 may be indirectly formed and stacked on the substrate 10 that, for example, a buffer layer may be formed and provided between the substrate 10 and the N-type semiconductor layer 21 of the extended stacking layer 20. That is the buffer layer is firstly grown from the substrate 10, and then the N-type semiconductor layer 21 is grown from and on the buffer layer, so as to form the N-type semiconductor layer 21 indirectly stacked on the substrate 10.
Referring to
Preferably, after the extended stacking layer 20 is formed and stacked on the substrate 10, the semiconductor bare portion 24 can be formed through etching the extended stacking layer 20. Specifically speaking, an Inductively Coupled Plasma (ICP) is able to be used for sequentially dry etching the P-type semiconductor layer 23 and the active region 22 of the extended stacking layer 20, so as to form the semiconductor bare portion 24 that is extended from the P-type semiconductor layer 23 to the N-type semiconductor layer 21 via the active region 22.
Regarding to the flip light emitting chip according to the preferred embodiment as illustrated in
Preferably, referring to
Regarding to the flip light emitting chip according to the preferred embodiment of the present disclosure, the middle portion of the extended stacking layer 20 may be firstly etched to form the semiconductor bare portion 24, and then the periphery edge of the extended stacking layer 20 is etched to form and provide the substrate bare portion 25. Regarding to the flip light emitting chip according to another preferred embodiment of the present disclosure, the periphery edge of the extended stacking layer 20 may be firstly etched to form and provide the substrate bare portion 25, and then the middle portion of the extended stacking layer 20 is etched to form and provide the semiconductor bare portion 24. Preferably, the semiconductor bare portion 24 and the substrate bare portion 25 of the extended stacking layer 20 can be formed by etching the middle portion and the periphery edge of the extended stacking layer 20 at the same time.
It is worth mentioning that, although the semiconductor bare portion 24 of the extended stacking layer 20 is formed on the middle portion of the extended stacking layer 20 for the flip light emitting chip according to this preferred embodiment as illustrated in
In other words, the specific position of the semiconductor bare portion 24 of the flip light emitting chip shall not be limited in the present disclosure.
Referring to
It is worth mentioning that even though both the semiconductor bare portion 24 of the extended stacking layer 20 and the reflective layer perforation 31 of the reflective layer 30 of the flip light emitting chip according to the preferred embodiment are in circular shape as illustrated in
Preferably, referring to
It is worth mentioning that, for the flip light emitting chip according to other embodiments of the present disclosure, the length and width of the reflective layer 30 and the length and width of the P-type semiconductor layer 23 of the extended stacking layer 20 may be the same. Thereafter, the barrier layer 40 can also cover, enclose, and wrap up the reflective layer 30 through growing from the substrate 10.
Further, the reflective layer 30 is a multilayer stacking structure, which includes a first reflective metallic material layer and a second reflective metallic material layer. The first reflective metallic material layer of the reflective layer 30 grown from the P-type semiconductor layer 23 of the extended stacking layer 20. The first reflective metallic material layer is formed of material selected from the group consisting of aluminum (Al), silver (Ag), platinum (Pt), gold (Au), and combinations thereof, so as to have great reflecting characteristic. The second reflective metallic material layer of the reflective layer 30 is grown from the first reflective metallic material layer. The second reflective metallic material layer is formed of material selected from the group consisting of platinum (Pt), titanium (Ti), wolfram (W), nickel (Ni), and combinations thereof, so as to have great resisting characteristic, such that the second reflective metallic material layer may be formed and stacked on the first reflective metallic material layer to prevent undesirable tendency of diffusion and migration from occurring to the first reflective metallic material layer. This is particularly important for ensuring the stability of the reflective layer 30.
The thickness of the reflective layer 30 is between 100 nm to 1000 nm (including 100 nm and 1000 nm), so as to avoid the reflection performance from being affected because the reflective layer 30 is too thin, and prevent the reflective layer 30 from peeling off due to greater flaking stress because the reflective layer 30 is too thick. Preferably, the thickness of the reflective layer 30 is between 100 nm to 200 nm. Specifically, the thickness of the reflective layer 30 is 150 nm.
Referring to
Because a size of the reflective layer perforation 31 of the reflective layer 30 is greater than a size of the semiconductor bare portion 24 of the extended stacking layer 20, such that a portion of the surface of the P-type semiconductor layer 23 of the extended stacking layer 20 is exposed through the reflective layer perforation 31 of the reflective layer 30, so as to allow the barrier layer 40 to be formed and stacked on the surface of the P-type semiconductor layer 23 of the extended stacking layer 20 that is exposed through the reflective layer perforation 31 of the reflective layer 30. In addition, because the dimensions of the length and width of the reflective layer 30 are smaller than the dimensions of the length and width of the P-type semiconductor layer 23 of the extended stacking layer 20, such that a periphery surface of the P-type semiconductor layer 23 of the extended stacking layer 20 is able to be exposed to the outside of the reflective layer 30, so as to allow the barrier layer 40 being formed and stacked on the surface of the periphery of the P-type semiconductor layer 23 of the extended stacking layer 20. Therefore, for the flip light emitting chip according to this preferred embodiment of the present disclosure, because the barrier layer 40 can be formed and stacked on the surface of the P-type semiconductor layer 23 of the extended stacking layer 20 that is exposed through the reflective layer perforation 31 of the reflective layer 30 as well as be formed and stacked on the periphery surface of the P-type semiconductor layer 23 of the extended stacking layer 20 that is exposed to the outside of the reflective layer 30. Hence, the barrier layer 40 can be formed and stacked on the P-type semiconductor layer 23 of the extended stacking layer 20 by covering, enclosing, and wrapping up the reflective layer 30.
Further, the barrier layer 40 is a multilayer stacking structure, which includes a first barrier metallic material layer and a second barrier metallic material layer. The first barrier metallic material layer of the barrier layer 40 is formed and stacked on the P-type semiconductor layer 23 of the extended stacking layer 20 by covering, enclosing, and wrapping up the reflective layer 30. The first barrier metallic material layer is formed of material selected from the group consisting of nickel (Ni), titanium (Ti), chromium (Cr), and combinations thereof, so as to have great binding and attaching features. The second barrier metallic material layer of the barrier layer 40 is grown from the first barrier metallic material layer. The second barrier metallic material layer is formed of material selected from the group consisting of platinum (Pt), titanium (Ti), wolfram (W), nickel (Ni), and combinations thereof, so as to have great resisting ability to prevent undesirable tendency of diffusion or migration from occurring to the reflective layer 30. This is particularly important for ensuring the stability of the reflective layer 30.
In other words, the barrier layer 40 completely covers, encloses, and wraps up the reflective layer 20. The minimum thickness of the barrier layer 40 is between 0.1 μm and 3 μm (including 0.1 μm and 3 μm), so as to prevent failure of covering, enclosing, and wrapping up due to overly thin thickness of the barrier layer 40 and to prevent undesirable tendency of light absorption of the barrier layer 40 rendered by excessive thickness of the barrier layer 40. In addition, the thickness of the barrier layer 40 is thicker than the thickness of the reflective layer 20 for 3 μm-15 μm. Preferably, the thickness of the barrier layer 40 is thicker than the thickness of the reflective layer 20 for 5 μm-12 μm. Specifically, the thickness of the barrier layer 40 is thicker than the thickness of the reflective layer 20 for 8 μm.
It is worth mentioning that the minimum thickness of the barrier layer 40 is usually at the portion that the barrier layer 40 covers, enclose, and wraps up a sidewall of the reflective layer 30. The sidewall of the reflective layer 30 can be an inner wall of the reflective layer 30 that defines the reflective layer perforation 31 or an outer peripheral wall of the reflective layer 30.
Referring to
Further, referring to
Referring to
The first insulating layer 50 has at least a first channel 51 and at least a second channel 52 provided therein in such a manner that the first channel 51 of the first insulating layer 50 is extended to the N-type semiconductor layer 21 of the extended stacking layer 20, so as to expose a portion of the surface of the N-type semiconductor layer 21 through the first channel 51. The second channel 52 of the first insulating layer 50 is extended to the barrier layer 40, so as to expose a portion of the surface of the barrier layer 40 through the second channel 52.
In particular, firstly, a first insulating material base layer is grown from the substrate 10, the N-type semiconductor layer 21 of the extended stacking layer 20, and the barrier layer 40. Preferably, the first insulating layer is formed of material selected from the group consisting of silicon dioxide (SiO2), silicon nitride (SiN), titanium dioxide (TiO2), tantalum pentoxide (Ta2O5), magnesium fluoride (MgF), and combinations thereof. Then, the first insulating material base layer is etched, so as to have the first insulating material base layer forming the first insulating layer 50 and forming the first channel 51 and the second channel 52 of the first insulating layer 50. In other words, the first insulating layer 50 is formed of a material selected from the group consisting of silicon dioxide (SiO2), silicon nitride (SiN), titanium dioxide (TiO2), tantalum pentoxide (Ta2O5), magnesium fluoride (MgF), and combinations thereof.
Preferably, for the flip light emitting chip according to the preferred embodiment of the present disclosure, the first insulating material base layer is segmentally etched to form the first channel 51 of the first insulating layer 50. Specifically, a gaseous mixture of argon (Ar), trifluoromethane (CHF3), and oxygen (O2) is firstly used to etch the first insulating material base layer. It is understandable that, when the gaseous mixture of argon, trifluoromethane, and oxygen contacts the N-type semiconductor layer 21 of the extended stacking layer 20 during the process of etching the first insulating material base layer, an interface layer is formed on the surface of the N-type semiconductor layer 21. And then, a gaseous mixture of any two or three of argon (Ar), trifluoromethane (CHF3), and boron trichloride (BCl3) is used to etch the interface layer to form the first channel 51. In this manner, portion of the surface of the N-type semiconductor layer 21 of the extended stacking layer 20 can be exposed through the first channel 51.
Correspondingly, the first insulating material base layer is segmentally etched to form the second channel 52 of the first insulating layer 50. Specifically, a gaseous mixture of argon (Ar), trifluoromethane (CHF3), and oxygen (O2) is used to etch the first insulating material base layer. It is understandable that, when the gaseous mixture of argon, trifluoromethane, and oxygen contacts the barrier layer 40 during the process of etching the first insulating material base layer, an interface layer is formed on the surface of the barrier layer 40. Then, a gaseous mixture of any two or three of argon (Ar), trifluoromethane (CHF3), and boron trichloride (BCl3) is used to etch the interface layer to form the second channel 52. In this manner, portion of the surface of the barrier layer 40 can be exposed through the second channel 52.
Referring to
Specifically, the first extended electrode portion 61 includes at least a first extended electrode pin 611 integrally extended in such a manner that when the first extended electrode portion 61 is formed and stacked on the first insulating layer 50, the first extended electrode pin 611 is formed and retained in the first channel 51 of the first insulating layer 50. At this time, the first extended electrode pin 611 directly contacts the N-type semiconductor layer 21 of the extended stacking layer 20, so as to ensure the first extended electrode portion 61 extending through the first channel 51 of the first insulating layer 50 to electrically connect with through the N-type semiconductor layer 21 of the extended stacking layer 20. Correspondingly, the second extended electrode portion 62 includes at least a second extended electrode pin 621 integrally extended in such a manner that when the second extended electrode portion 62 is formed and stacked on the first insulating layer 50, the second extended electrode pin 621 is formed and retained in the second channel 52 of the first insulating layer 50. At this time, the second extended electrode pin 621 directly contacts the barrier layer 40 so as to ensure the second extended electrode portion 62 extending through the second channel 52 of the first insulating layer 50 to electrically connect with the barrier layer 40.
It is worth mentioning that the first extended electrode portion 61 and the second extended electrode portion 62 of the extended electrode layer 60 are made of metallic material, so as to ensure the first extended electrode portion 61 and the second extended electrode portion 62 having good electrical conductivities. For example, the first extended electrode portion 61 and the second extended electrode portion 62 are made of the material selected from the group consisting of gold (Au), aluminum (Al), cobalt (Cu), platinum (Pt), titanium (Ti), chromium (Cr), and combinations thereof.
Referring to
Preferably, the second insulating layer 70 and the first insulating layer 50 are formed of the same material, selected from the group consisting of silicon dioxide (SiO2), silicon nitride (SiN), titanium dioxide (TiO2), tantalum pentoxide (Ta2O5), magnesium fluoride (MgF), and combinations thereof.
Referring to
Specifically, the N-type electrode 81 includes at least an N-type electrode connecting pin 811, where when the N-type electrode 81 is formed and stacked on the second insulating layer 70, the N-type electrode connecting pin 811 is formed and retained in the third channel 71 of the second insulating layer 70. In which, the N-type electrode connecting pin 811 directly contacts the first extended electrode portion 61, so as to ensure the N-type electrode 81 being extended and electrically connected to the first extended electrode portion 61 through the third channel 71 of the second insulating layer 70. Correspondingly, the P-type electrode 82 includes at least a P-type electrode connecting pin 821, where when the P-type electrode 82 is formed and stacked on the second insulating layer 70, the P-type electrode connecting pin 821 is formed and retained in the fourth channel 72 of the second insulating layer 70. In which, the P-type electrode connecting pin 821 directly contacts the second extended electrode portion 62, so as to ensure the P-type electrode 82 being extended and electrically connected to the second extended electrode portion 62 through the fourth channel 72 of the second insulating layer 70.
It is worth mentioning that the N-type electrode 81 and the P-type electrode 82 are formed of metallic material, so as to ensure the N-type electrode 81 and the P-type electrode 82 having good electrical conductivity. For example, the N-type electrode 81 and the P-type electrode 82 are made of material selected from the group consisting of gold (Au), aluminum (Al), cobalt (Cu), platinum (Pt), titanium (Ti), chromium (Cr), and combinations thereof.
According to another aspect of the present disclosure, the present disclosure further provides a manufacturing method of flip light emitting chip, including the following steps:
(a) forming an extended stacking layer 20 on a substrate 10;
(b) stacking a reflective layer 30 on a P-type semiconductor layer 23 of the extended stacking layer 20;
(c) stacking a barrier layer 40 on the P-type semiconductor layer 23 by covering and enclosing the reflective layer 30;
(d) stacking a bonding layer 100 on the barrier layer 40;
(e) stacking a first insulating layer 50 on the bonding layer 100, where the first insulating layer 50 has at least a first channel 51 and at least a second channel 52, where the first channel 51 is extended to the N-type semiconductor layer 21 of the extended stacking layer 20 and the second channel 52 is extended to the barrier layer 40;
(f) forming a first extended electrode pin 611 of the first extended electrode portion 61 in the first channel 51 of the first insulating layer 50 when stacking the first extended electrode portion 61 on the first insulating layer 50, where the first extended electrode pin 611 is electrically connected with the N-type semiconductor layer 21, where, correspondingly, forming the second extended electrode pin 621 of the second extended electrode portion 62 in the second channel 52 of the first insulating layer 50 during stacking the second extended electrode portion 62 on the first insulating layer 50, where the second extended electrode pin 621 is electrically connected with the barrier layer 40; and
(g) respectively electrically connecting a N-type electrode 81 with the first extended electrode portion 61 and electrically connecting a P-type electrode 82 with the second extended electrode portion 62, so as to produce the flip light emitting chip.
Further, before the step (d), the manufacturing method further includes a step of stacking the blockage layer 90 on the barrier layer 40, so as to stack the bonding layer 100 on the blockage layer 90 in the step (d).
Further, the step (e) further including the following steps:
(e.1) stacking the first insulating material base layer on the bonding layer 100; and
(e.2) etching the first insulating material base layer so as to form the first insulating layer 50 having the first channel 51 and the second channel 52.
Further, in the step (e.2), the first insulating material base layer is segmentally etched to form the first channel 51. In the step (e.2), the first insulating material base layer is segmentally etched to form the second channel 52.
In the above manufacturing method of the present disclosure, firstly, the first insulating material base layer is etched, and then the interface layer which is formed on the N-type semiconductor layer 21 during the etching of the first insulating material base layer is etched to form the first channel 51 which is extended to the N-type semiconductor layer 21. In the above manufacturing method of the present disclosure, the first insulating material base layer is firstly etched, and then the interface layer which is formed on the barrier layer 40 during the etching of the first insulating material base layer is etched to form the second channel 52 which is extended to the barrier layer 40. Preferably, according to the above manufacturing method, the first insulating material base layer is firstly etched with a gaseous mixture of argon (Ar), trifluoromethane (CHF3), and oxygen (O2), and the interface layer is etched with a gaseous mixture of two or three of argon (Ar), chlorine (Cl2), and boron trichloride (BCl3).
Further, in the step (a), the P-type semiconductor layer 23 formed by etching the extended stacking layer 20 is extended from the extended stacking layer 20 to at least a semiconductor bare portion 24 of the N-type semiconductor layer 21 via the active region 22, where, in the step (c), a barrier layer perforation 41 is provided in the barrier layer 40 for connecting and communicating with the semiconductor bare portion 24, so as to allow the first insulating layer 50 is extended to the N-type semiconductor layer 21 via the barrier layer perforation 41 and the semiconductor bare portion 24 in the step (e).
Further, in the step (a), the extended stacking layer 20 is etched to form a substrate bare portion 25 which is extended from the P-type semiconductor layer 23 of the extended stacking layer 20 is extended to the substrate 10 via the active region 22 and the N-type semiconductor layer 21, so as to allow the first insulating layer 50 to be stacked on the substrate 10 through retaining on the substrate bare portion 25 in the step (e). Preferably, in the step (a), the extended stacking layer 20 is etched along the periphery thereof, such that, in the step (d), the first insulating layer 50 is stacked on the substrate to cover and enclose the periphery of the extended stacking layer 20.
Further, in the step (b), a portion of the surface of the P-type semiconductor layer 23 is exposed through the reflective layer perforation 31 of the reflective layer 30 and a periphery of the P-type semiconductor layer 23 is exposed along the periphery of the reflective layer 30, such that the barrier layer 40 is stacked on the portion of the surface of the portion of the surface of the P-type semiconductor layer 23 exposed through the reflective layer perforation 31 and the periphery of the P-type semiconductor layer 23 to cover and enclose the reflective layer 30.
Further, before the step (g), the manufacturing method further includes a step of stacking at least one second insulating layer 70, which has at least one third channel 71 and at least one fourth channel 72, on the first extended electrode portion 61, the second extended electrode portion 62 and the first insulating layer 50, where the third channel 71 is extended to the first extended electrode portion 61 and the fourth channel 72 is extended to the second extended electrode portion 62, such that, in the step (g), when the N-type electrode 81 is stacked on the second insulating layer 70, the N-type electrode connecting pin 811 of the N-type electrode 81 is formed in the third channel 71 and electrically connected with the first extended electrode portion 61. Correspondingly, when the P-type electrode 82 is stacked on the second insulating layer 70, the P-type electrode connecting pin 821 of the P-type electrode 82 is formed in the fourth channel 72 and electrically connected with the second extended electrode portion 62.
It is worth to note that the thicknesses of the substrate 10, the N-type semiconductor layer 21, the active region 22, the P-type semiconductor layer 23, the reflective layer 30, the barrier layer 40, the blockage layer 90, the bonding layer 100, the first insulating layer 50, the first extended electrode portion 61, the second extended electrode portion 62, the second insulating layer 70, the N-type electrode 81, and the P-type electrode 82 of the flip light emitting chip as shown in the drawings of the present disclosure are simply examples for illustration, rather than the actual thicknesses of the substrate 10, the N-type semiconductor layer 21, the active region 22, the P-type semiconductor layer 23, the reflective layer 30, the barrier layer 40, the blockage layer 90, the bonding layer 100, the first insulating layer 50, the first extended electrode portion 61, the second extended electrode portion 62, the second insulating layer 70, the N-type electrode 81, and the P-type electrode 82. Besides, the actual ratios among the substrate 10, the N-type semiconductor layer 21, the active region 22, the P-type semiconductor layer 23, the reflective layer 30, the barrier layer 40, the blockage layer 90, the bonding layer 100, the first insulating layer 50, the first extended electrode portion 61, the second extended electrode portion 62, the second insulating layer 70, the N-type electrode 81, and the P-type electrode 82 may not be identical to what have been shown in the drawings. In addition, the ratios of the dimensions of the N-type electrode 81 and the P-type electrode 82 and the dimensions of other layers of the flip light emitting chip shall not be limited to what have been illustrated in the drawings.
In some examples, referring to
The insulating layer B50 is extended to a first semiconductor layer of the extended stacking layer 20 via the barrier layer perforation 41 of the barrier layer 40 and the semiconductor bare portion 24 of the extended stacking layer 20. The first semiconductor layer may be, but not limited to, the N-type semiconductor layer 21. In some examples, the insulating layer B50 is further extended to the substrate 10 via the substrate bare portion 25 of the extended stacking layer 20, so as to cover, enclose, and wrap up the extended stacking layer 20, the barrier layer 40 and the bonding layer 100 through the insulating layer B50. Moreover, the bonding layer 100 is provided and retained between the barrier layer 40 and the insulating layer B50. In this manner, the bonding layer 100 can enhance the binding force between the barrier layer 40 and the insulating layer B50 that helps to ensure the reliability and stability of the flip light emitting chip.
In some examples, the insulating layer B50 may include at least a first channel B51 and at least a second channel B52 provided therein in such a manner that the first channel B51 of the insulating layer B50 is extended to the first semiconductor layer, so as to expose a portion of the surface of the first semiconductor layer through the first channel B51. The second channel B52 of the insulating layer B50 is extended to the bonding layer 100, so as to expose a portion of the surface of the bonding layer 100 through the second channel B52. The first channel B51 and the second channel B52 may be pin-like channels.
In some examples, firstly, an insulating material base layer is grown from the substrate 10, the first semiconductor layer of the extended stacking layer 20, and the barrier layer 40. Alternatively, the insulating layer B50 is formed of material selected from the group consisting of silicon dioxide (SiO2), silicon nitride (SiN), titanium dioxide (TiO2), tantalum pentoxide (Ta2O5), magnesium fluoride (MgF), and combinations thereof. Then, the insulating material base layer is etched, so as to have the insulating material base layer forming the insulating layer B50 and forming the first channel B51 and the second channel B52 of the insulating layer B50. In other words, the insulating layer B50 is formed of a material selected from the group consisting of silicon dioxide (SiO2), silicon nitride (SiN), titanium dioxide (TiO2), tantalum pentoxide (Ta2O5), magnesium fluoride (MgF), and combinations thereof.
In some examples, the insulating material base layer is segmentally etched to form the first channel B51 of the insulating layer B50. Specifically, a gaseous mixture of argon (Ar), trifluoromethane (CHF3), and oxygen (O2) is firstly used to etch the insulating material base layer. It is understandable that, when the gaseous mixture of argon, trifluoromethane, and oxygen contacts the first semiconductor layer of the extended stacking layer 20 during the process of etching the insulating material base layer, an interface layer is formed on the surface of the first semiconductor layer. And then, a gaseous mixture of any two or three of argon (Ar), trifluoromethane (CHF3), and boron trichloride (BCl3) is used to etch the interface layer to form the first channel B51. In this manner, portion of the surface of the first semiconductor layer of the extended stacking layer 20 can be exposed through the first channel B51.
Correspondingly, the insulating material base layer is segmentally etched to form the second channel B52 of the insulating layer B50. Specifically, a gaseous mixture of argon (Ar), trifluoromethane (CHF3), and oxygen (O2) is used to etch the insulating material base layer. It is understandable that, when the gaseous mixture of argon, trifluoromethane, and oxygen contacts the bonding layer 100 during the process of etching the insulating material base layer, an interface layer is formed on the surface of the bonding layer 100. Then, a gaseous mixture of any two or three of argon (Ar), trifluoromethane (CHF3), and boron trichloride (BCl3) is used to etch the interface layer to form the second channel B52. In this manner, portion of the surface of the bonding layer 100 can be exposed through the second channel B52.
In some examples, as shown in
Referring to
Specifically, the N-type electrode B81 includes at least an N-type electrode connecting pin B811, and when the N-type electrode B81 is formed and stacked on the insulating layer B50, the N-type electrode connecting pin B811 is formed and retained in the at least one first channel B51 of the insulating layer B50. Further, the N-type electrode connecting pin B811 directly contacts the first extended electrode B61, so as to ensure the N-type electrode B81 being extended and electrically connected to the first extended electrode B61 through the first channel B51 of the insulating layer B50.
Correspondingly, the P-type electrode B82 includes at least a P-type electrode connecting pin B821, and when the P-type electrode B82 is formed and stacked on the insulating layer B50, the P-type electrode connecting pin B821 is formed and retained in the second channel B52 of the insulating layer B50. Further, the P-type electrode connecting pin B821 directly contacts the bonding layer 100 that is formed on the insulating layer B50 through the second channel B52 of the insulating layer B50.
Moreover, another method for manufacturing the flip light-emitting chip as shown in
In step 1701, an extended stacking layer is formed on a substrate.
In step 1702, a reflective layer is formed on a second semiconductor layer of the extended stacking layer.
In some examples, the second semiconductor layer may be the P-type semiconductor layer 23.
In step 1703, a barrier layer is formed on the second semiconductor layer through covering the reflective layer.
In step 1704, a bonding layer is formed on the barrier layer.
In step 1705, an insulating layer is formed on the bonding layer such that the bonding layer is retained between the barrier layer and the insulating layer for enhancing a binding force between the barrier layer and the insulating layer.
In some examples, a blockage layer may be formed on the barrier layer and the bonding layer may be then formed on the blockage layer.
In some examples, the insulating layer may be etched to form at least one first channel and at least one second channel, where the at least one first channel extends to the first semiconductor layer in the extended stacking layer and at least one portion of the insulating layer extends to the first semiconductor layer, and where the at least one second channel extends to the bonding layer.
An object of the present disclosure is to provide a flip light emitting chip and manufacturing method thereof, where the manufacturing processes of the flip light emitting chip can be simplified, so as to benefit the production efficiency of the flip light emitting chip and reduce the production cost the flip light emitting chip.
An object of the present disclosure is to provide a flip light emitting chip and manufacturing method thereof, where the manufacturing processes of the flip light emitting chip can be simplified, so as to benefit the product yield rate of the flip light emitting chip and ensure the reliability of the flip light emitting chip.
An object of the present disclosure is to provide a flip light emitting chip and manufacturing method thereof, where the flip light emitting chip provides a barrier layer and a first insulating layer, where the binding force between the barrier layer and the first insulating layer can be greatly increased so as to enhance the reliability of the flip light emitting chip.
An object of the present disclosure is to provide a flip light emitting chip and manufacturing method thereof, where the flip light emitting chip provides a bonding layer formed between the barrier layer and the first insulating layer to enhance the binding force between the barrier layer and the first binding force through the bonding layer.
An object of the present disclosure is to provide a flip light emitting chip and manufacturing method thereof, where the flip light emitting chip provides a blockage layer formed between the barrier layer and the bonding layer to enhance the controllability of the manufacturing process of the flip light emitting chip.
An object of the present disclosure is to provide a flip light emitting chip and manufacturing method thereof, where the blockage layer has a great etching resistance property, such that the blockage layer formed between the barrier layer and the bonding layer can enhance the controllability of the manufacturing process of the flip light emitting chip.
An object of the present disclosure is to provide a flip light emitting chip and manufacturing method thereof, where the flip light emitting chip provides an extended stacking layer and an extended electrode layer, where a first extended electrode portion of the extended electrode layer directly contacts an N-type semiconductor layer of the extended stacking layer, such that the first extended electrode portion is able to not only function as an extended electrode, but also serve for contacting, such that the flip light emitting chip does not require having an N-type ohm contact layer. Accordingly, the manufacturing process of the flip light emitting chip is simplified.
An object of the present disclosure is to provide a flip light emitting chip and manufacturing method thereof, where the flip light emitting chip provides a first insulating material base layer, which is formed on the extended stacking layer, where during the manufacturing process of the flip light emitting chip, the first insulating material base layer is segmentally etched to form and provide a first channel at the first insulating material base layer, so as to ensure a portion of the surface of the N-type semiconductor layer be exposed in the first channel, such that the reliability of the electric connection between the first extended electrode portion and the N-type semiconductor layer can be ensured.
An object of the present disclosure is to provide a flip light emitting chip and manufacturing method thereof, where during the process of manufacturing the flip light emitting chip, the first insulating material base layer is firstly etched, and then the interface layer formed on the N-type semiconductor layer during the etching process of the first insulating material base layer will be etched, such that a portion of the surface of the N-type semiconductor layer can be exposed at the first channel, so as to ensure the reliability of the electric connection between the first extended electrode portion and the N-type semiconductor layer.
An object of the present disclosure is to provide a flip light emitting chip and manufacturing method thereof, where during the manufacturing process of the flip light emitting chip, the first insulating material base layer is segmentally etched to form and provide a second channel in the first insulating material base layer, so as to ensure a portion of the surface of the barrier layer of the flip light emitting chip be exposed in the second channel, such that the reliability of the electric connection between the second extended electrode portion of the extended electrode layer and the barrier layer can be ensured.
An object of the present disclosure is to provide a flip light emitting chip and manufacturing method thereof, where during the process of manufacturing the flip light emitting chip, the first insulating material base layer is firstly etched, and then the interface layer formed on the barrier layer during the etching process of the first insulating material base layer will be etched, such that a portion of the surface of the barrier layer can be exposed in the second channel, so as to ensure the reliability of the electric connection between the second extended electrode portion and the barrier layer.
An object of the present disclosure is to provide a flip light emitting chip and manufacturing method thereof, where the flip light emitting chip provides a reflective layer, which is stacked on a P-type semiconductor layer of the extended stacking layer, where the reflective layer is a multi-layer stacking structure, such that the reliability of the flip light emitting chip can be ensured.
An object of the present disclosure is to provide a flip light emitting chip and manufacturing method thereof, where the barrier layer is stacked on the P-type semiconductor layer through covering, enclosing and wrapping up the reflective layer, where the barrier layer is a multi-layer stacking structure, such that the barrier layer can effectively prevent diffusion and migration of the reflective layer, so as to ensure the reliability of the flip light emitting chip.
According to an aspect of the present disclosure, the present disclosure provides a flip light emitting chip, including:
a substrate;
an extended stacking layer, which includes an N-type semiconductor layer, an active region and a P-type semiconductor layer, where the substrate, the N-type semiconductor layer, the active region, and the P-type semiconductor layer are formed sequentially;
a reflective layer formed on the P-type semiconductor layer;
a barrier layer formed on the P-type semiconductor layer through covering the reflective layer;
a bonding layer formed on the barrier layer;
a first insulating layer formed on the bonding layer, where the first insulating layer has at least a first channel extended to the N-type semiconductor layer and at least a second channel extended to the barrier layer;
an extended electrode layer, which includes a first extended electrode portion and a second extended electrode portion, where the first extended electrode portion has at least a first extended electrode pin provided in such a manner that when the first extended electrode portion is formed on the first insulating layer, the first extended electrode pin is formed in the first channel and electrically connected with the N-type semiconductor layer, where the second extended electrode portion has at least a second extended electrode pin provided in such a manner that when the second extended electrode portion is formed on the first insulating layer, the second extended electrode pin is formed in the second channel and electrically connected with the barrier layer; and
an electrode set, which includes an N-type electrode and a P-type electrode, where the N-type electrode is electrically connected with the first extended electrode portion and the P-type electrode is electrically connected with the second extended electrode portion.
According to one embodiment of the present disclosure, the flip light emitting chip further includes a blockage layer, formed on the barrier layer, where the bonding layer is formed on the blockage layer.
According to one embodiment of the present disclosure, the material of the bonding layer is titanium (Ti) or cobalt (Cr).
According to one embodiment of the present disclosure, the material of the blockage layer is selected from the group consisting of nickel (Ni), platinum (Pt), zirconium (Zr), and combinations thereof.
According to one embodiment of the present disclosure, the extended stacking layer has at least a semiconductor bare portion, extended from the P-type semiconductor layer to the N-type semiconductor layer via the active region, where the barrier layer has at least a barrier layer perforation, where the semiconductor bare portion of the extended stacking layer and the barrier layer perforation of the barrier layer are communicated and connected, where the first insulating layer is extended to the N-type semiconductor layer via the barrier layer perforation of the barrier layer and the semiconductor bare portion of the extended stacking layer.
According to one embodiment of the present disclosure, the reflective layer has at least a reflective layer perforation, where the semiconductor bare portion of the extended stacking layer is arranged corresponding to the reflective layer perforation of the reflective layer, where a size of the semiconductor bare portion of the extended stacking layer is smaller than a size of the reflective layer perforation, such that a portion of the surface of the P-type semiconductor layer is exposed in the reflective layer perforation, so as to allow the barrier layer being formed on the surface of the P-type semiconductor layer that is revealed in the reflective layer perforation.
According to one embodiment of the present disclosure, the length and width of the reflective layer is smaller than the length and width of the P-type semiconductor layer, so as to expose a periphery of the P-type semiconductor layer and allow the barrier layer to be formed on the exposed periphery of the P-type semiconductor layer.
According to one embodiment of the present disclosure, the extended stacking layer has at least a substrate bare portion extended from the P-type semiconductor layer to the substrate via the active region and the N-type semiconductor layer, where the first insulating layer is formed on the substrate through being retained on the substrate bare portion.
According to one embodiment of the present disclosure, the substrate bare portion is arranged to surround the extended stacking layer.
According to one embodiment of the present disclosure, the reflective layer is a reflective layer with a multiple stacking structure.
According to one embodiment of the present disclosure, the reflective layer includes a first reflective metallic material layer and a second reflective metallic material layer, where the first reflective metallic material layer is formed on the P-type semiconductor layer, where the second reflective metallic material layer is formed on the first reflective metallic material layer, where the material of the first reflective metallic material layer is selected from the group consisting of aluminum (Al), silver (Ag), platinum (Pt), gold (Au), and combinations thereof, where the material of the second reflective metallic material layer is selected from the group consisting of platinum (Pt), titanium (Ti), wolfram (W), nickel (Ni), and combinations thereof.
According to one embodiment of the present disclosure, the barrier layer is a barrier layer with a multiple stacking structure.
According to one embodiment of the present disclosure, the barrier layer includes a first barrier metallic material layer and a second barrier metallic material layer, where the first barrier metallic material layer is formed on the P-type semiconductor layer through covering the reflective layer, where the second barrier metallic material layer is formed on the first barrier metallic material layer, where the material of the first barrier metallic material layer is selected from the group consisting of nickel (Ni), titanium (Ti), chromium (Cr), and combinations thereof, where the material of the second barrier metallic material layer is selected from the group consisting of platinum (Pt), titanium (Ti), wolfram (W), nickel (Ni), and combinations thereof.
According to one embodiment of the present disclosure, a thickness of the reflective layer is between 100 nm to 1000 nm.
According to one embodiment of the present disclosure, a minimum thickness of the barrier layer is between 0.1 μm to 3 μm.
According to one embodiment of the present disclosure, the flip light emitting chip further includes a second insulating layer, formed on the first extended electrode portion, the second extended electrode portion and the first insulating layer, where the second insulating layer has at least a third channel and at least a fourth channel, where the third channel is extended to the first extended electrode portion and the fourth channel is extended to the second extended electrode portion, where the N-type electrode has at least a N-type electrode connecting pin formed and provided in the third channel and electrically connected with the first extended electrode portion when the N-type electrode is formed on the second insulating layer, where the P-type electrode has at least a P-type electrode connecting pin formed and provided in the fourth channel and electrically connected with the second extended electrode portion when the P-type electrode is formed on the second insulating layer.
According to another aspect of the present disclosure, the present disclosure further provides a manufacturing method of flip light emitting chip, including the following steps:
(a) forming an extended stacking layer on a substrate;
(b) forming a reflective layer on a P-type semiconductor layer of the extended stacking layer;
(c) forming a barrier layer on the P-type semiconductor layer through covering the reflective layer;
(d) forming a bonding layer on the barrier layer;
(e) forming a first insulating layer on the bonding layer, where the first insulating layer has at least a first channel and at least a second channel, where the first channel is extended to an N-type semiconductor layer of the extended stacking layer and the second channel is extended to the barrier layer;
(f) forming a first extended electrode pin of the first extended electrode portion in the first channel of the first insulating layer to electrically connect with the N-type semiconductor layer when forming a first extended electrode portion on the first insulating layer where the first extended electrode pin is, and, correspondingly, forming a second extended electrode pin of the second extended electrode portion in the second channel of the first insulating layer to electrically connect with the barrier layer when forming a second extended electrode portion on the first insulating layer; and
(g) respectively electrically connecting an N-type electrode with the first extended electrode portion and electrically connecting a P-type electrode with the second extended electrode portion, so as to produce the flip light emitting chip.
According to one embodiment of the present disclosure, before the step (d), the manufacturing method further includes a step of forming a blockage layer on the barrier layer, so as for forming the bonding layer on the blockage layer in the step (d).
According to one embodiment of the present disclosure, the step (e) further including the following steps:
(e.1) forming a first insulating material base layer on the bonding layer; and
(e.2) etching the first insulating material base layer to form the first insulating layer having the first channel and the second channel.
According to one embodiment of the present disclosure, in the step (e.2), the first insulating material base layer is segmentally etched to form the first channel.
According to one embodiment of the present disclosure, in the step (e.2), the first insulating material base layer is segmentally etched to form the second channel.
According to one embodiment of the present disclosure, in the manufacturing method, the first insulating material base layer is etched and then the interface layer, which is formed on the N-type semiconductor layer when the first insulating material base layer is etched, is etched so as to form the first channel that is extended to the N-type semiconductor layer.
According to one embodiment of the present disclosure, in the manufacturing method, the first insulating material base layer is etched and then the interface layer, which is formed on the barrier layer when the first insulating material base layer is etched, is etched so as to form the second channel that is extended to the barrier layer.
According to one embodiment of the present disclosure, in the manufacturing method, the first insulating material base layer is first etched with a gaseous mixture of argon (Ar), trifluoromethane (CHF3), and oxygen (O2), and the interface layer is etched with a gaseous mixture of two or three of argon (Ar), chlorine (Cl2), and boron trichloride (BCl3).
According to one embodiment of the present disclosure, in the step (a), the P-type semiconductor layer formed by etching the extended stacking layer is extended from the extended stacking layer to at least a semiconductor bare portion of the N-type semiconductor layer via an active region, where in the step (c), providing a barrier layer perforation on the barrier layer for connecting and communicating with the semiconductor bare portion, so as to allow the first insulating layer being extended to the N-type semiconductor layer via the barrier layer perforation and the semiconductor bare portion in the step (e).
According to an embodiment of the present disclosure, in the step (a), the extended stacking layer is etched to form a substrate bare portion extended from the P-type semiconductor layer of the extended stacking layer to the substrate via the active region and the N-type semiconductor layer, so as to allow the first insulating layer being formed on the substrate through being held on the substrate bare portion in the step (e).
According to one embodiment of the present disclosure, in the step (a), the extended stacking layer is etched along a periphery edge thereof, so as to allow the first insulating layer to cover the periphery edge of the extended stacking layer through being formed on the substrate in the step (e).
According to one embodiment of the present disclosure, in the step (b), a portion of the surface of the P-type semiconductor layer is exposed in a reflective layer perforation of the reflective layer and a periphery of the P-type semiconductor layer is exposed around a periphery of the reflective layer, such that, in the step (c), the barrier layer is formed at the portion of the surface of the P-type semiconductor layer which is exposed in the reflective layer perforation and the periphery of the P-type semiconductor layer to cover the reflective layer.
According to one embodiment of the present disclosure, before the step (g), the manufacturing method further includes the following steps: forming a second insulating layer, which has at least a third channel and at least a fourth channel, on the first extended electrode portion, the second extended electrode portion and the first insulating layer, where the third channel is extended to the first extended electrode portion and the fourth channel is extended to the second extended electrode portion, such that, in the step (g), when an N-type electrode connecting pin of the N-type electrode is formed on the second insulation layer, a N-type electrode connecting pin of the N-type electrode is formed in the third channel and electrically connected with the first extended electrode portion, and, correspondingly, when the P-type electrode is formed on the second insulating layer, a P-type electrode connecting pin of the P-type electrode is formed in the fourth channel and electrically connected with the second extended electrode portion.
According to one embodiment of the present disclosure, a flip light-emitting chip is provided and includes a substrate; an extended stacking layer formed on the substrate, where the extended stacking layer includes a first semiconductor layer formed on the substrate, an active region formed on the first semiconductor layer, and a second semiconductor layer formed on the active region; a reflective layer formed on the second semiconductor layer; a barrier layer formed on the second semiconductor layer and covering the reflective layer; a bonding layer formed on the barrier layer; and an insulating layer formed on the bonding layer such that the bonding layer is retained between the barrier layer and the insulating layer for enhancing a binding force between the barrier layer and the insulating layer.
According to one embodiment of the present disclosure, the insulating layer may include at least one first channel extended to the first semiconductor layer in the extended stacking layer and at least one portion of the insulating layer may extend to the first semiconductor layer.
According to one embodiment of the present disclosure, the at least one portion of the insulating layer defines the at least one first channel and exposes a portion of the first semiconductor layer.
According to one embodiment of the present disclosure, the flip light-emitting chip may further include an extended electrode layer including a first extended electrode formed and retained in one of the at least one first channel and electrically connected with the first semiconductor layer, where the one of the at least one first channel extends to first extended electrode, and a portion of the insulating layer covers the first extended electrode.
According to one embodiment of the present disclosure, the insulating layer further may include at least one second channel extended to the bonding layer.
According to one embodiment of the present disclosure, an electrode set may include a first electrode and a second electrode, where the first electrode is electrically connected with the first extended electrode and the second electrode is electrically connected with a portion of the bonding layer.
According to one embodiment of the present disclosure, the flip light-emitting chip may further include a blockage layer formed on the barrier layer and the bonding layer is formed and retained on the blockage layer.
According to one embodiment of the present disclosure, a material of the blockage layer includes at least one of followings: nickel (Ni), platinum (Pt), or zirconium (Zr).
According to one embodiment of the present disclosure, the blockage layer is formed on an upper surface and side surfaces of the barrier layer so as to cover the barrier layer.
According to one embodiment of the present disclosure, a material of the bonding layer includes at least one of titanium (Ti) or Chromium (Cr).
According to one embodiment of the present disclosure, the extended stacking layer may include at least a semiconductor bare portion, extended from the second semiconductor layer to the first semiconductor layer via the active region, where the barrier layer may include at least a barrier layer perforation, where the semiconductor bare portion is communicated and connected with the barrier layer perforation of the barrier layer, where the insulating layer is extended to the first semiconductor layer via the barrier layer perforation of the barrier layer and the semiconductor bare portion.
According to one embodiment of the present disclosure, the reflective layer may include at least a reflective layer perforation, where the semiconductor bare portion corresponds to the reflective layer perforation of the reflective layer, where the size of the semiconductor bare portion is smaller than the size of the reflective layer perforation, such that part of the surface of the second semiconductor layer is revealed in the reflective layer perforation, so as to allow the barrier layer be laminated on the surface of the second semiconductor layer that is revealed in the reflective layer perforation.
According to one embodiment of the present disclosure, a length and a width of the reflective layer is smaller than a length and a width of the second semiconductor layer, so as to expose a periphery of the second semiconductor layer and allow the barrier layer to be formed on the exposed periphery of the second semiconductor layer.
According to one embodiment of the present disclosure, the extended stacking layer may include at least a substrate bare portion extended from the second semiconductor layer to the substrate via the active region and the first semiconductor layer, where the first insulating layer is formed on the substrate through being retained on the substrate bare portion.
According to one embodiment of the present disclosure, the substrate bare portion surrounds the extended stacking layer.
According to one embodiment of the present disclosure, each of the barrier layer and the reflective layer may include a multiple stacking structure, where a minimum thickness of the barrier layer is between 0.1 μm and 3 μm which is thicker than a thickness of the reflective layer for 3 μm-15 μm formed at a portion that the barrier layer covers a sidewall of the reflective layer that defines the reflective layer perforation of the reflective layer.
According to one embodiment of the present disclosure, the reflective layer may include a first reflective metallic material layer and a second reflective metallic material layer, where the first reflective metallic material layer is formed on the second semiconductor layer and the second reflective metallic material layer is formed on the first reflective metallic material layer, where a material of the first reflective metallic material layer includes at least one of followings: aluminum (Al), silver (Ag), platinum (Pt), or gold (Au), where a material of the second reflective metallic material layer includes at least one of followings: platinum (Pt), titanium (Ti), wolfram (W), or nickel (Ni).
According to one embodiment of the present disclosure, the flip light-emitting chip may further include an extended electrode layer including a first extended electrode portion and a second extended electrode portion, where the first extended electrode portion is formed on the insulating layer and includes at least one first extended electrode pin formed and retained in the first channel and electrically connected with the first semiconductor layer. Further, the second extended electrode portion is formed on the insulating layer and includes at least one second extended electrode pin formed and retained in the second channel and electrically connected with the bonding layer, as shown in
According to one embodiment of the present disclosure, the flip light-emitting chip may further include a second insulating layer formed on the extended electrode layer and the insulating layer, where the second insulating layer may include at least one third channel extended to the first extended electrode portion and at least one fourth channel extended to the second extended electrode portion.
According to one embodiment of the present disclosure, the flip light-emitting chip may further include an electrode set including a first electrode and a second electrode, where the first electrode is electronically connected with the first extended electrode portion through the at least one third channel and the second electrode is electrically connected with the second extended electrode portion through the at least one fourth channel. The first electrode may be a N-type electrode and the second electrode may be a P-type electrode.
According to one embodiment of the present disclosure, the first electrode is formed on the second insulating layer and includes at least one first electrode connecting pin formed and retained in the at least one third channel and electrically connected with the first extended electrode portion. Furthermore, the second electrode is formed on the second insulating layer and includes at least one second electrode connecting pin formed and retained in the at least one fourth channel and electrically connected with the second extended electrode portion.
Person skilled in the art should be able to understand that the above embodiments are just examples, where characteristics of various embodiments may also be interchanged and combined, so as to achieve implementations that are not specified in the drawings, but are easy to be thought of according to what have disclosed in the present disclosure.
One skilled in the art will understand that the embodiment of the present disclosure as shown in the drawings and described above is exemplary only and not intended to be limiting.
It will thus be seen that the objects of the present disclosure have been fully and effectively accomplished. The embodiments have been shown and described for the purposes of illustrating the functional and structural principles of the present disclosure and is subject to change without departure from such principles. Therefore, this disclosure includes all modifications encompassed within the spirit and scope of the following claims.
Number | Date | Country | Kind |
---|---|---|---|
201810927204.8 | Aug 2018 | CN | national |
This application is a continuation-in-part application of U.S. patent application Ser. No. 16/625,768, filed on Apr. 1, 2020, which claims priority to PCT Applicant No. PCT/CN2019/100574 filed on Aug. 14, 2019, which claims priority to Chinese Patent Application No. CN 201810927204.8 filed on Aug. 15, 2018. The entire disclosures of the above applications are incorporated herein by reference for all purposes.
Number | Date | Country | |
---|---|---|---|
Parent | 16625768 | Apr 2020 | US |
Child | 17886444 | US |