Claims
- 1. A charge injection circuit, comprising:at least one pair of floating gate MOS transistors having source and drain terminals which are coupled together and to an injection node; and at least one corresponding pair of generators for generating substantially step-like voltage signals each having an initial value and a final value, and having outputs respectively coupled to the control terminals of said transistors; wherein said generators are such that the initial value of a first of said signals is substantially equal to the final value of a second of said signals, and that the final value of the first signal is substantially equal to the initial value of the second signal.
- 2. The circuit according to claim 1, further comprising bias circuitry connected to said node and effective to hold it at a substantially constant potential.
- 3. The circuit according to claim 2, wherein said bias circuitry comprises an operational amplifier and an electric network, specifically a capacitor, connected thereto in negative feedback relationship, and wherein said node is connected to an inverting input of said amplifier.
- 4. The circuit according to claim 1, wherein said generators are effective to generate said signals in a synchronous manner.
- 5. The circuit according to claim 1, wherein each of said generators is adapted to respectively receive, at two inputs thereof, two reference potentials, and comprising switches operative to alternately couple the output to said inputs.
- 6. The circuit according to claim 1, further comprising program circuitry for said transistors which is controllably effective to uncouple them from said node and couple them to program references.
- 7. The circuit according to claim 1, wherein the range of values delimited by said initial and final values of said signals contains the values of the threshold voltages of said transistors.
- 8. The circuit according to claim 1, wherein said MOS transistors have their floating gate extended outside the channel area in the vertical direction relative to the channel length, but substantially non-overlapping the source and drain areas.
- 9. A charge injection circuit, comprising:a first MOS transistor having a control terminal for accepting a first voltage signal having an initial value and a final value, the first MOS transistor for transferring a fixed amount of charge to an injection node; a second MOS transistor having a control terminal for accepting a second voltage signal having an initial value and a final value, the second MOS transistor for outputting a second fixed amount of charge to the injection node; wherein the initial value of said first voltage signal is substantially equal to the final value of said second voltage signal and the final value of said first voltage signal is substantially equal to the initial value of said second voltage signal.
- 10. The charge injection circuit of claim 9, wherein the amount of charge transferred to the injection node by said first MOS transistor is, for a given difference between the initial value and the final value of said voltage signal, larger than the amount of charge transferred by said second MOS transistor.
- 11. The charge injection circuit of claim 9, wherein said MOS transistors are floating gate MOS transistors, each having a programmable threshold voltage.
- 12. A method of injecting charge in a circuit comprising the steps of:programming a threshold voltage in at least one MOS transistor in a charge injection circuit containing at least one programmable MOS transistor; programming a cell matrix to perform a computation operation based on inputs to the cell matrix, and outputting a signal based on states of the inputs; and providing the signal output from the cell matrix to the charge injection circuit, wherein the injection circuit modifies the cell matrix output signal a desired amount.
Priority Claims (1)
| Number |
Date |
Country |
Kind |
| 96830492.3 |
Sep 1919 |
EP |
|
CROSS REFERENCE TO RELATED APPLICATIONS
This is a continuation of U.S. application Ser. No. 08/940,278, filed on Sep. 30, 1997, and issued on Aug. 31, 1999 as U.S. Pat. No. 5,946,235.
US Referenced Citations (4)
| Number |
Name |
Date |
Kind |
|
4661929 |
Aoki et al. |
Apr 1987 |
|
|
5253196 |
Shimabukuro et al. |
Oct 1993 |
|
|
5289401 |
Shima |
Feb 1994 |
|
|
5592418 |
Sababtni et al. |
Jan 1997 |
|
Non-Patent Literature Citations (1)
| Entry |
| Kramer et al., “Flash-Based Programmable Nonlinear Capacitor for Switched-Capacitor Implementations of Neural Networks,” in Technical Digest of the International Electron Devices Meeting, IEEE, San Francisco, Dec. 11-14, 1994, pp. 449-452. |
Continuations (1)
|
Number |
Date |
Country |
| Parent |
08/940278 |
Sep 1997 |
US |
| Child |
09/373813 |
|
US |