Claims
- 1. A system to enable electronic signal exchange between a first network and a second network, the system comprising:
a. a switch engine connected to receive signals of a first one of the two networks and having a plurality of output communication ports for the transfer of the signals between the first network and the second network and at least one transmit signal storage buffer for each of the output communication ports; b. a hardware interface block having: i) a plurality of input communication ports connected to the switch engine for receiving signals from the output communication ports of the switch engine; ii) a multiplexer connected to the plurality of input communication ports for multiplexing the received signals; iii) flow control circuitry connected to the switch engine to regulate packet transfer from the switch engine to the input communication ports; and iv) an interface transmit packet buffer component connected to the multiplexer, wherein the transmit packet buffer component includes one or more packet buffers fewer in number than the number of the transmit signal storage buffers of the switch engine; and c. network interface circuitry connected to the hardware interface block for transferring signals from the transmit packet buffer component to the second of the two networks.
- 2. The system as claimed in claim 1 wherein the flow control circuitry of the hardware interface block is connected to corresponding flow control circuitry of the switch engine and wherein the flow control circuitry of the hardware interface block is configured to assert back-pressure on the flow control circuitry of the switch engine to establish control on the output of signals from the switch engine to the hardware interface block.
- 3. The system as claimed in claim 2 wherein the flow control circuitry of the hardware interface block is further configured to define priority queuing of the output from the output ports of the switch engine.
- 4. The system as claimed in claim 2 wherein the flow control circuitry of the switch engine is configured to stop transmissions to the hardware interface block for a specific one of the output ports having back pressure thereon until such back pressure is removed by the flow control circuitry of the hardware interface block.
- 5. The system as claimed in claim 1 wherein the switch engine and the hardware interface block are embodied in a single Application Specific Integrated Circuit.
- 6. A method to regulate with an interface system the transfer of data signals from a first network to a second network, wherein the interface system includes a switch engine having a plurality of output ports and a corresponding number of transmit packet storage buffers, and a hardware interface block having an interface transmit packet buffer connected to the switch engine, the method comprising the steps of:
a. asserting flow control to all output ports of the switch engine; b. monitoring the status of the interface transmit packet buffer to accept and store data signals; c. de-asserting flow control to a selected one or more of the output ports of the switch engine when the interface transmit packet buffer is available to accept; and d. transmitting data signals from the selected one or more output ports to the interface transmit packet buffer in preparation for transmission to the second network.
- 7. The method as claimed in claim 6 further comprising the step of matching in the hardware interface block the rate of data transmission corresponding to the data transmission rate of the second network.
- 8. The method as claimed in claim 6 further comprising the step of converting in the hardware interface block the format of the packets received from the first network into a format compatible with the format of the second network.
- 9. The method as claimed in claim 6 further comprising the step of transmitting the data signals to the second network via network interface circuitry.
- 10. The method as claimed in claim 6 wherein the switch engine is an Ethernet switch engine and the step of asserting flow control includes the application of half-duplex back pressure on the output ports of the switch engine.
- 11. The method as claimed in claim 6 wherein the steps of asserting and de-asserting are performed by flow control circuitry of the switch engine and the hardware interface block.
- 12. The method as claimed in claim 11 further comprising the step of asserting priority queuing on the output ports of the switch engine.
CROSS REFERENCE TO RELATED APPLICATION
[0001] This application claims the priority benefit of provisional U.S. application Ser. No. 60/287,502, filed Apr. 30, 2001, of the same title, by the same inventors and assigned to a common owner. The contents of that priority application are incorporated herein by reference.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60287502 |
Apr 2001 |
US |