Claims
- 1. A method of accessing and refreshing data stored on one or more storage capacitors connected via corresponding cell access transistors to respective bitlines in a dynamic RAM circuit, during successive active and precharge operating cycles of said circuit, comprising the steps of:
- a) applying reduced high and low supply voltages to respective ones of said bitlines during said precharge cycle, said reduced high and low supply voltages being less than and greater than said full high and low supply voltages, respectively,
- b) ceasing application of said reduced supply voltages to said bitlines and interconnecting said bitlines at the start of said active cycle, for equalizing charge on said bitlines,
- c) connecting said cell access transistors to said bitlines for transferring said data from said storage capacitors to said bitlines and thereafter sensing said data transferred to said bitlines, whereby said data is accessed,
- d) applying full high and low supply voltages to said respective bitlines for restoring said data on said storage capacitors, whereby said data is refreshed, and
- e) disconnecting said cell access transistors from said bitlines at the end of said active cycle.
- 2. A modified dynamic RAM circuit, comprised of:
- a) a plurality of memory cells for storing data therein,
- b) a plurality of pairs of bitlines,
- c) means for applying high and low voltages which are less than and greater than the full high and low supply voltages respectively to respective bitlines of said bitlines pairs for precharging said bitlines, and thereafter ceasing application of said voltages,
- d) means for subsequently interconnecting respective bitlines of each of said bitline pairs for equalizing charge thereon, and thereafter disconnecting said respective bitlines,
- e) means for connecting said plurality of memory cells to said respective bitlines for transferring said data onto said bitlines, and
- f) means for applying full high and low supply voltages to said respective ones of said bitlines for sensing said data transferred thereto and for restoring said data in said memory cells,
- whereby applying said reduced supply voltages to said bitlines results in reduced voltage stress and quick data access.
- 3. A modified dynamic RAM circuit as defined in claim 2, wherein said means for applying reduced supply voltages to said bitlines is comprised of a pair of saturation mode field effect transistors connected to sources of said full high and low supply voltages, and via respective additional gate transistors to said respective bitlines, whereby said full supply voltages are reduced as a result of voltage drop across said saturation mode field effect transistors.
- 4. A modified dynamic RAM circuit as defined in claim 3, wherein said means for applying full high and low supply voltages is comprised of:
- a) pair of P-channel cross-coupled field effect transistors connected to said respective bitlines,
- b) a further P-channel transistor for receiving an enable signal on a gate terminal thereof and in response interconnecting said full high supply voltage to said pair of cross-coupled transistors via a source-drain circuit path of said further transistor, for charging a predetermined bitline of each of said pairs of bitlines to said full logic high supply voltage,
- c) a pair of N-channel cross-coupled field effect transistors connected to said respective bitlines, and
- d) a further N-channel transistor for receiving an enable signal on a gate terminal thereof and in response interconnecting said full low supply voltage to said pair of N-channel cross-coupled transistors via a source, drain circuit path of said further N-channel transistor, for charging the other bitline of each of said pairs of bitlines to said full logic low supply voltage, thereby creating an enhanced voltage differential across said respective bitline pairs.
- 5. A modified dynamic RAM circuit as defined in claim 2, wherein said means for applying full high and low supply voltages is comprised of:
- a) a pair of P-channel cross-coupled field effect transistors connected to said respective bitlines,
- b) a further P-channel transistor for receiving an enable signal on a gate terminal thereof and in response interconnecting said full high supply voltage to said pair of cross-coupled transistors via a source-drain circuit path of said further transistor, for charging a predetermined bitline of each of said pairs of bitlines to said full logic high supply voltage,
- c) a pair of N-channel cross-coupled field effect transistors connected to said respective bitlines, and
- d) a further N-channel transistor for receiving an enable signal on a gate terminal thereof and in response interconnecting said full low supply voltage to said pair of N-channel cross-coupled transistors via a source drain circuit path of said further N-channel transistor, for charging the other bitline of each of said pairs of bitlines to said full logic low supply voltage, thereby creating an enhanced voltage differential across said respective bitline pairs.
Priority Claims (1)
Number |
Date |
Country |
Kind |
551518 |
Nov 1987 |
CAX |
|
Parent Case Info
This application is a continuation of prior application Ser. No. 07/268,590 filed Nov. 8, 1988, now U.S. Pat. No. 4,980,862, issued Dec. 25, 1990.
US Referenced Citations (1)
Number |
Name |
Date |
Kind |
4780850 |
Miyamoto et al. |
Oct 1988 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
268590 |
Nov 1988 |
|