Claims
- 1. In a three dimensional memory where first lines in one layer are separated by a first fill dielectric and run in a first direction and second lines in a second layer are separated by a second fill dielectric and run in a second direction with an antifuse layer between the first and second lines, an improvement where the first lines are recessed below said first fill dielectric with an antifuse layer formed in said recesses and covering the first lines beneath said second lines and beneath said second fill dielectric between said second lines.
- 2. A memory array comprising:a first plurality of spaced apart rail-stacks having a top semiconductor material; a first fill dielectric between said first plurality of spaced apart rail-stacks wherein said first fill dielectric extends above the top surface of said semiconductor material; an antifuse material formed on said top semiconductor material of said first plurality of spaced apart rail-stacks; and a second plurality of spaced apart rail-stacks separated by a second fill dielectric and wherein said second plurality of spaced apart rail stacks and said second fill dielectric are formed on said antifuse material, said second plurality of spaced apart rail-stacks having a lower semiconductor film on said antifuse material.
- 3. The memory array of claim 2 wherein said antifuse is an insulating layer.
- 4. The memory array of claim 3 wherein said antifuse is silicon dioxide.
- 5. The memory array of claim 2 wherein said top semiconductor material of said first rail stack comprises a first conductivity type silicon film and wherein said lower semiconductor film of said second rail stack comprises a second conductivity type silicon film wherein said second conductivity type is opposite of said first conductivity type.
- 6. The memory array of claim 2 wherein said fill dielectric extends approximately 20-80 Å above said top surface said semiconductor material of said first rail stack.
- 7. The memory array of claim 2 wherein the sidewalls of the fill dielectric above said top surface of said semiconductor material are slopped.
- 8. In a three dimensional memory where first lines in one layer run in a first direction and second lines in a second layer run in a second direction with an antifuse layer between the first and second lines, an improvement where the first lines protrude above a fill layer with the antifuse layer covering the protrusions.
- 9. A memory array comprising:a first plurality of spaced apart rail-stacks having a top semiconductor material; a fill dielectric between said first plurality of spaced apart rail-stacks wherein said fill dielectric is recessed below the top surface of said semiconductor material; an antifuse material formed on said top semiconductor material of said first plurality of rail-stacks; and a second plurality of spaced apart rail-stacks formed on said antifuse material, said second plurality of spaced apart rail-stacks having a lower semiconductor film on said antifuse material.
- 10. The memory array of claim 9 wherein said antifuse is an insulating layer.
- 11. The memory array of claim 9 wherein said antifuse layer is silicon dioxide.
- 12. The memory array of claim 9 wherein said top semiconductor material of said first rail stack is a first conductivity type silicon film and wherein said lower semiconductor material of said second rail stack is a second conductivity type silicon film wherein said first conductivity type is opposite of said second conductivity type.
- 13. The memory array of claim 9 wherein said fill dielectric is recessed between 20-200 Å beneath said top semiconductor material of said first rail stack.
- 14. The memory array of claim 9 wherein said antifuse material is also formed on said fill dielectric.
- 15. The memory array of claim 9 wherein the sidewalls of said semiconductor material above said fill dielectric are slopped.
- 16. The memory array of claim 9 wherein the antifuse material over the sidewalls of said semiconductor material above said fill dielectric is thinner than the antifuse material on the surface of said semiconductor material.
Parent Case Info
This is a Divisional application of Ser. No. 09/746,083 filed Dec. 22, 2000, now U.S. Pat. No. 6,541,312 which is presently pending.
US Referenced Citations (12)
Non-Patent Literature Citations (1)
Entry |
Berger, Lev I., Semiconductor Materials, 1997, CRC Press, New York, pp. 9. |