Claims
- 1. A method comprising the steps of:
- forming a first wafer from electrically insulating ceramic;
- forming a second wafer from a ceramic composition comprising an electrically insulating ceramic containing a transition metal oxide; laminating the first and second wafers together to form a laminated wafer; and cutting the laminated wafer to form spacers.
- 2. The method of claim 1, further comprising the steps of:
- firing the laminated wafer until the second wafer exhibits a desired electrical resistivity; and
- forming face metallization strips over outside face surfaces of the laminated wafer, the cutting step comprising cutting the laminated wafer along the face metallization strips to form the spacers.
- 3. The method of claim 2, wherein the insulating ceramic comprises alumina.
- 4. The method of claim 2, wherein the firing step comprises firing the laminated wafer in a reducing atmosphere.
- 5. The method of claim 2, wherein the step of forming the face metallization strips further comprises evaporating metal over the outside face surfaces of the laminated wafer.
- 6. The method of claim 5, wherein the metal comprises aluminum, chromium or nickel.
- 7. The method of claim 2, further comprising the step of forming edge metallization strips over edge surfaces of the spacers.
- 8. The method of claim 2, wherein the step of forming face metallization strips further comprises forming potential adjustment electrodes over the laminated wafer.
- 9. The method of claim 1, further comprising the step of firing the laminated wafer until the second wafer exhibits a desired electrical resistivity.
- 10. The method of claim 9, wherein the firing step comprises firing the laminated wafer in a reducing atmosphere.
- 11. The method of claim 1, further comprising the step of forming face metallization strips over at least one of opposing outside face surfaces of the laminated wafer.
- 12. The method of claim 11, wherein the cutting step entails cutting the laminated wafer along the face metallization strips.
- 13. The method of claim 11, further comprising the step of firing the laminated wafer until the second wafer exhibits a desired electrical resistivity.
- 14. The method of claim 1, further comprising the step of forming edge metallization strips over edge surfaces of the spacers.
- 15. The method of claim 1, further comprising the step of forming potential adjustment electrodes over at least one of opposing outside face surfaces of the laminated wafer.
- 16. The method of claim 1, wherein the laminating step further comprises laminating the first wafer to a third wafer formed from a ceramic composition comprising electrically insulating ceramic containing a transition metal oxide.
- 17. The method of claim 1, further comprising the step of installing at least one of the spacers between a faceplate structure and a backplate structure of a flat panel display.
- 18. A method comprising the steps of:
- forming a laminated wafer by laminating a first wafer of electrically insulating ceramic to a second wafer created at least from electrically insulating ceramic, transition metal, and oxygen, at least part of which is bonded to the transition metal and/or constituents of the ceramic in the second wafer; and
- cutting the laminated wafer to form spacers.
- 19. The method of claim 18, wherein the forming step entails combining the ceramic in the second wafer with the transition metal in the form of transition metal oxide that contains the transition metal.
- 20. The method of claim 18, further comprising the step of firing the laminated wafer.
- 21. The method of claim 20, wherein the firing step comprises firing the laminated wafer in a reducing atmosphere.
- 22. The method of claim 18 further comprising the step of providing face metallization strips over at least one of opposing outside face surfaces of the laminated wafer.
- 23. The method of claim 22, wherein the cutting step entails cutting the laminated wafer along the face metallization strips.
- 24. The method of claim 22, further comprising the step of firing the laminated wafer until the second wafer exhibits a desired electrical resistivity.
- 25. The method of claim 24, wherein the firing step entails simultaneously firing the laminated wafer and the face metallization strips.
- 26. The method of claim 22, wherein the providing step entails providing the face metallization strips over both of the laminated wafer's outside face surfaces.
- 27. The method of claim 22, further comprising the step of providing potential adjustment electrodes over at least one of the laminated wafer's outside face surfaces.
- 28. The method of claim 27, wherein the two providing steps are performed simultaneously such that each potential adjustment electrode is situated between a pair of the face metallization strips.
- 29. The method of claim 22, further comprising the step of forming edge metallization over one edge surface of each spacer.
- 30. The method of claim 22, further comprising the step of forming edge metallization over opposing edge surfaces of each spacer.
- 31. The method of claim 18, wherein the forming step further comprises laminating the first wafer to a third wafer created at least from electrically insulating ceramic, transition metal, and oxygen, at least part of which is bonded to the transition metal in the third wafer and/or constituents of the ceramic in the third wafer.
- 32. The method of claim 18, further comprising the step of installing at least one of the spacers between a backplate structure and a faceplate structure of a flat panel display.
- 33. The method of claim 32, wherein the backplate structure and the faceplate structure respectively comprise an electron emitting structure and a light emitting structure between which each so-installed spacer largely extends.
- 34. The method of claim 33, wherein each so-installed spacer contacts at least one of the electron-emitting and light emitting structures through edge metallization formed over at least one edge surface of that spacer.
CROSS-REFERENCE TO RELATED APPLICATIONS
This is a division of U.S. patent application Ser. No. 08/739,773, filed Oct. 30, 1996, now U.S. Pat. No. 5,865,930 which is a division of U.S. patent application Ser. No. 08/414,408, filed Mar. 31, 1995, now U.S. Pat. No. 5,675,212, which is a continuation-in-part of U.S. patent application Ser. No. 08/188,857, "Structure and Operation of High Voltage Supports," Spindt et al., filed Jan. 31, 1994, now abandoned which is a continuation-in-part of U.S. patent application Ser. No. 08/012,542, "Internal Support Structure For Flat Panel Device," Fahlen et al., filed Feb. 1, 1993, now U.S. Pat. No. 5,589,731, which, in turn, is a continuation-in-part of U.S. patent application Ser. No. 07/867,044, "Self Supporting Flat Video Display," Lovoi, filed Apr. 10, 1992, now U.S. Pat. No. 5,424,605. To the extent not repeated herein, each of Ser. Nos. 08/188,857, 08/012,542, and 07/867,044 is hereby incorporated by reference. Ser. No. 08/188,857 has been continued as U.S. patent application Ser. No. 08/505,841, filed Jul. 20, 1995, now U.S. Pat. No. 5,614,781.
US Referenced Citations (9)
Foreign Referenced Citations (10)
Number |
Date |
Country |
0 002 000 |
May 1979 |
EPX |
0 048 839 |
Apr 1982 |
EPX |
0 050 294 |
Apr 1982 |
EPX |
0 404 022 A2 |
Dec 1990 |
EPX |
0 405 262 A1 |
Jan 1991 |
EPX |
0 523 702 A1 |
Jan 1993 |
EPX |
0 580 244 A1 |
Jan 1994 |
EPX |
2 394 888 |
Jan 1979 |
FRX |
2 410 011 |
Sep 1974 |
DEX |
WO 9418694 |
Aug 1994 |
WOX |
Divisions (2)
|
Number |
Date |
Country |
Parent |
739773 |
Oct 1996 |
|
Parent |
414408 |
Mar 1995 |
|
Continuation in Parts (3)
|
Number |
Date |
Country |
Parent |
188857 |
Jan 1994 |
|
Parent |
012542 |
Feb 1993 |
|
Parent |
867044 |
Apr 1992 |
|