Claims
- 1. A method of cascading a preceding second-order sigma-delta modulator having a quantizer and a subsequent second-order sigma-delta modulator, said cascading method comprising the steps of:
- applying an input signal to both the preceding modulator quantizer and the subsequent modulator;
- scaling a subsequent modulator output signal by a predetermined factor;
- delaying a preceding modulator output signal by two sampling periods to produce a delayed preceding modulator output signal;
- subtracting said delayed preceding modulator output signal from said scaled subsequent modulator output signal to produce a difference output signal;
- differentiating said difference output signal; and
- summing said delayed preceding modulator output signal and said differentiated difference output signal to provide a circuit output signal.
- 2. A sigma-delta modulator system comprising:
- a preceding second-order sigma-delta modulator having a quantizer;
- a subsequent second-order sigma-delta modulator;
- means for applying an input signal to both said preceding modulator quantizer and said subsequent modulator;
- means for scaling a subsequent modulator output signal by a predetermined factor;
- means for delaying a preceding modulator output signal by two sample periods to produce a delayed preceding modulator output signal;
- means for subtracting said delayed preceding modulator output signal from said scaled subsequent modulator output signal to produce a difference output signal;
- means for differentiating said difference output signal; and
- means for summing said delayed preceding modulator output signal and said differentiated difference output signal to provide a circuit output signal.
CROSS-REFERENCE TO RELATED APPLICATIONS
This application is a continuation-in-part of U.S. patent application No. 08/147,062, filed on Nov. 3, 1993 which is a continuation-in-part of U.S. patent application No. 08/112,610, filed Aug. 26, 1993, now U.S. Pat. No. 5,414,424. U.S. patent application No. 08/147,062 and U.S. patent application No. 08/112,610 are assigned to the assignee of the present invention and are incorporated herein in their entirety by this reference.
US Referenced Citations (9)
Non-Patent Literature Citations (3)
Entry |
Matsuya, et al., "A 16-Bit Oversampling A-to-D Conversion Technology Using Triple-Integration Noise Shaping", IEEE Journal of Solid State Circuits, vol. SC-22, No. 6, pp. 921-929, Dec. 1987. |
Ribner, et al., "A Third-Order Multistage Sigma-Delta Modulator With Reduced Sensitivity To Nonidealities", IEEE Journal of Solid-State Circuits, vol. 26, No. 12, pp. 1764-1774, Dec. 1991. |
Chao, et al., "A Higher Order Topology For Interpolative Modulators For Oversampling A/D Converters", IEEE Transactions on Circuits and Systems, vol. 37, No. 3, pp. 309-318, Mar. 1990. |
Continuation in Parts (2)
|
Number |
Date |
Country |
Parent |
147062 |
Nov 1993 |
|
Parent |
112610 |
Aug 1993 |
|