| M. Evered et al., Genja—A New Proposal for Parameterised Types in Java, Technology of Object-Oriented Languages and Systems, pp. 181-193, Nov. 1997.* |
| M. Odersky et al., Leftover Curry and Reheated Pizza: How Functional Porgrammming Nourishes Software Reuse, Software Reused, Fifth International Conference on, pp. 2-11, Jun. 1998.* |
| B. Djafri et al., OOVHDL: Object-oriented VHDL, VHDL International Users' Forum, pp. 54-59, Oct. 1997.* |
| W. Wolf, How to Build a Hardware Description and Measurement System on an Object-Oriented Programming Language, IEEE Transactions on Computer-Aided Design, pp. 288-301, Mar. 1989.* |
| P. Bellows et al., JHDL—An HDL for Reconfigurable Systems, IEEE Symposium on FPGAs for Custom Computing Machines, pp. 175-184, Apr. 1998.* |
| “The Programmable Logic Data Book” copyright Sept. 1996, pp. 4-5 through 4-78, Xilinx, Inc., 2100 Logic Drive, San Jose CA 95124. |
| “XC4000 Family Hard Macro Style Guide”, published Sep. 3, 1991 and available from Xilinx, Inc., 2100 Logic Drive, San Jose, CA 95124. |
| “Xilinx Libraries Guide”, published Oct. 1995, pp. 4-71 to 4-97, available from Xilinx, Inc., 2100 Logic Drive, San Jose, CA 95124. |
| “X-BLOX User Guide”, published Apr., 1994, pp. 1-1 to 2-14 and 4-36 to 4-46, available from Xilinx, Inc., 2100 Logic Drive, San Jose, CA 95124. |
| “CORE Solutions Data Book”, copyright 1997, pp. 4-3 to 4-4 and 2-3 to 2-91, available from Xilinx, Inc., 2100 Logic Drive, San Jose, CA 95124. |
| “Automated Layout of Integrated Circuits”, pp. 113-195 of “Design Systems for VLSI Circuits”, edited by G. De Micheli, A. Sangiovanni-Vincentelli, and P. Antognetti, published 1987, by Martinus Nijhoff Publishers. |
| Lechner E. et al.: “The Java Environment for Reconfigurable Computing” Field-Programmable Logic And Applications, 7th International Workshop, FPL '97, Proceedings, London, UK 1-3 Sep. 1997, pp. 284-293, XP002086682 ISBN 3-540-634657-7, 1997, Berlin, Germany, Springer-Verlag, Germany. |
| Pottier B. et al: “Revisiting Smalltalk-80 blocks: a logic generator for FPGAs”, Proceedings. IEEE Symposium on FPGAs for Custom Computing Machines (CAT. No. 96TB100063), Napa Valley, CA, USA, Apr. 17-19 1996, pp. 48-57, XP002103589 ISBN 0-8186-7548-9, 1996, Los Alamitos, CA, USA. |
| Swamy S. et al.: “00-VHDL Object-Oriented Extensions to VHDL”, Computer vol. 28, No. 10, Oct. 1, 1995, pp. 18-26 XP000535917. |
| Dekker R. et al. “HDL Synthesis for FPGA Design” Electronic Engineering, vol. 66, No. 814, Oct. 1, 1994, p. S43/44, 46 XP000471392. |
| Maxfield C: “LPMS: High-Level Design Uses Low-Level Techniques” EDN Electrical Design News, vol. 41, No. 10, May 9, 1996, pp. 125-131, XP00597964. |
| Hwang J. et al.: “Generating Layouts for Self-Implementing Modules”, Field-Programmable Logic and Applications. From FPGAs to Computing Paradigm. 8th International Workshop, FPL, Aug. 31, 1998, pp. 525-529, XP002103590, ISBN 3-540-64948-4, 1998, Berlin, Germany, Springer-Verlag, Germany. |
| K. Pocek et al., “Optimizing FPGA-based Vector Product Designs, Symposium on Field-Programmable Custom Computing Machines”, Apr. 1999, pp. 188-197. |
| Bin-Da Liu et al., “An Efficient Algorithm for Selecting Biparite Row or Column Folding of Programmable Logic Arrays”, IEEE Transactions on Circuits and Systems, Jul., 1994, pp. 494-498. |
| S. A., Guccione et al., “A Data Parallel Programming Model for Reconfigurable Architectures”, Apr., 1993, pp. 79-87. |
| K. Pocek et al., “JHDL-AN HDL for Reconfigurable Systems, FPGA for Custom Computing Machines”, Apr. 1998, pp. 175-184. |
| B. Hutchings et al., “A CAD Suite for High-Performance FPGA Design”, IEEE Symposium on Field-Programmable Custom Computing Machines, Apr. 1999, pp. 12-24. |
| S. C. Goldstein et al., PipeRench: “A Reconfigurable Architecture and Compiler”, Aprl, 2000, pp. 70-77. |
| S. Tarafdar et al., “Integrating Floorplanning In Data-Transfer Based on High Level Synthesis”, 1998 IEEE/ACM Conference on Computer-Aided Design, pp. 412-417. |
| K. Bazargan et al., Nostradamus: A Floorplanner of Uncertain Designs, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 1999, pp. 389-397. |
| Mohanty et al., “SCUBA: An HDL Data-Path/Memory Module Generator for FPGAs,” IEEE, pp. 135-142. |
| Andersson et al., “Interaction Semantics of a Symbolic Layout Editor for Parameterized Modules,” IEEE, pp. 1096-1106. |
| Kim et al., “An Analog Layout Floorplanner Using its Parameterized Module Layout Structure,” IEEE, pp. 397-400. |
| Tsareff et al., “An Expert System Approach to Parameterzied Module Synthesis,” IEEE, pp. 28-36. |