Claims
- 1. A frame synchronization circuit receiving a sampled in-phase (I) signal component and a sampled quadrature (Q) signal component, wherein a unique word is included in both signals, the circuit for use in a digital receiver, comprising:
a correlation circuit capable of correlating a prestored unique word and the unique word included in the I and Q signal components; an I magnitude circuit and a Q magnitude circuit receiving the I and Q outputs of the correlation circuit and capable of determining the magnitude of the correlation; a summer capable of summing the outputs of the I magnitude circuit and the Q magnitude circuit; and a threshold detection circuit capable of identifying a pulse representative of a frame synchronization peak.
- 2. The frame synchronization circuit defined in claim 1, wherein the I magnitude circuit determines the square of the I signal component and the Q magnitude circuit determines the square of the Q signal component.
- 3. The frame synchronization circuit defined in claim 1, wherein the digital receiver demodulates a quaternary phase shift keying modulated signal.
- 4. The frame synchronization circuit defined in claim 1, wherein the correlation circuit comprises:
a real filter for the I signal and a matching real filter for the Q signal; and a combination circuit capable of generating a real and an imaginary correlation output signal for the filtered I signal and the filtered Q signal.
- 5. The frame synchronization circuit defined in claim 4, wherein the matched filters comprise finite-impulse-response filters.
- 6. The frame synchronization circuit defined in claim 4, wherein the combination circuit generates the real correlation output by determining the sum of the I filter output and the Q filter output, and generates the imaginary correlation output by determining the difference between the I filter output and the Q filter output.
- 7. The frame synchronization circuit defined in claim 1, wherein the threshold detection circuit comprises:
a threshold circuit capable of determining whether the output of the summer exceeds a predetermined threshold level; a comparator circuit capable of detecting the rising edge of the input to the threshold circuit; a first logical AND circuit receiving the output of the threshold circuit and the comparator circuit and being capable of identifying samples exceeding the predetermined threshold level having a positive slope; and a peak selection circuit receiving the output of the first logical AND circuit and being capable of identifying the frame synchronization maximum peak.
- 8. The frame synchronization circuit defined in claim 7, wherein the peak selection circuit comprises:
an inverter receiving the output of the first logical AND circuit; a unit delay receiving the output of the first logical AND circuit; and a second logical AND circuit combining the output of the inverter and the output of the unit delay to generate a frame synchronization pulse indicative of the frame synchronization maximum peak.
- 9. The frame synchronization circuit defined in claim 8, wherein the frame synchronization pulse occurs one sample after the frame synchronization maximum peak.
- 10. The frame synchronization circuit defined in claim 1, wherein a portion of the prestored unique word is stored in a read-only memory (ROM).
- 11. The frame synchronization circuit defined in claim 1, wherein the prestored unique word is interpolated with zeros.
- 12. A method of frame synchronization in a digital receiver, comprising:
receiving a sampled in-phase (1) signal component and a sampled quadrature (Q) signal component, wherein a unique word is included in both signal components; correlating a prestored unique word and the unique word included in both of the I and Q signal components; determining the magnitude of correlation of the I and Q correlated signal components; summing the I correlation magnitude and the Q correlation magnitude to form a summed signal; and identifying a pulse representative of a frame synchronization peak from the summed signal.
- 13. The method of claim 12, further comprising demodulating a quaternary phase shift keying modulated signal.
- 14. The method of claim 12, wherein the correlating is performed by a correlation circuit.
- 15. The method of claim 14, wherein the correlation circuit comprises:
a real filter for the I signal and a matching real filter for the Q signal; and a combination circuit capable of generating a real and an imaginary correlation output signal for the filtered I signal and the filtered Q signal.
- 16. The method of claim 12, wherein the determining the magnitude of correlation of the I and Q correlated signal components is performed by an I magnitude circuit and Q magnitude circuit, respectively.
- 17. The method of claim 16, further comprising determining the square of the I signal component and the Q signal component.
- 18. The method of claim 12, wherein the summing is performed by a summer.
- 19. The method of claim 12, wherein the identifying a pulse representative of a frame synchronization peak is performed by a threshold detection circuit.
CROSS REFERENCE TO RELATED APPLICATION
[0001] This application is a divisional of U.S. patent application Ser. No. 09/111,812 entitled “COMBINER CIRCUIT AND METHOD FOR A DIGITAL TRANSMITTER” and filed on Jul. 8, 1998. The disclosure of the above-described filed application is hereby incorporated by reference in its entirety.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09111812 |
Jul 1998 |
US |
Child |
10392115 |
Mar 2003 |
US |