The present application is a non-provisional patent application claiming priority to European Patent Application No. 18211744.0, filed Dec. 11, 2018, the contents of which are hereby incorporated by reference.
Various example embodiments relate to a Frequency Digital-to-Analog Converter (FDAC) a signal generator, a Frequency-Modulated Continuous-Wave (FMCW) radar and related methods.
A Frequency-Modulated Continuous-Wave radar (FMCW), or sometimes called a Continuous-Wave Frequency-Modulated (CWFM) radar transmits a continuous wave signal that increases or decreases linearly in frequency over a fixed period of time. The signal reflected from an object is then mixed with the transmitted signal to an intermediate frequency, IF, signal from which both speed and distance of the object is derived.
The frequency modulation or frequency output of the radar signal may follow different patterns such as a sawtooth wave or a triangle wave. This frequency modulation of the radar signal is controlled by an analog frequency modulating signal. The analog frequency modulating signal, on its turn, is converted by a so-called Frequency Digital-to-Analogue Converter (FDAC) from a digital representation of the frequency modulating signal, i.e., a digital frequency modulating signal.
One possible implementation of an FDAC is by a current DAC that is loaded with a resistor to generate the analog frequency modulating signal. The current DAC then comprises a Least Significant Bit, LSB, section that provides the least significant portion of the current based on the LSBs of the digital frequency modulating signal and a Most Significant Bit, MSB, section that provides the most significant portion of the current based on the MSBs of the digital frequency modulating signal.
An important aspect of an FDAC is its linearity because it influences the Spurious Free Dynamic Range (SFDR) of the IF signal. Such spurs may, on their turn, trigger a false target alert by the FMCW radar.
Amongst others, it is an object of various example embodiments to alleviate the above SFDR problem with FDACs and to provide a solution that contributes to an IF radar signal with an improved SFDR thereby causing less false target alerts.
This object is achieved, according to a first example aspect of the present disclosure, by a frequency digital-to-analog converter (FDAC) for generating an analog frequency modulating signal from a digital frequency modulating signal. The FDAC comprises a Least Significant Bit, LSB, DAC section and a Most Significant Bit (MSB) DAC section. The LSB DAC section comprises a plurality of LSB DACs and is configured to switch between the LSB DACs for mitigating mismatch. The MSB DAC section comprises a plurality of MSB DAC cells and is configured to switch the MSB DAC cells according to a predefined sequence during a period of the digital frequency modulating signal.
Mismatch of components in an FDAC contributes to the non-linearity of the FDAC. Mismatch may be mitigated by so-called dynamic element matching (DEM) wherein a switching between different instances of a component is performed. The FDAC performs such switching for the LSBs by switching between different instances of LSB DACs. While the LSBs contribute less to the non-linearity in a general purpose DAC, they do contribute significantly to the SFDR of the IF output in a radar system because of the inherent properties of self-mixing used to obtain the IF signal. In such radar systems, different waveforms may be used for the analog frequency modulating signal, e.g. a sawtooth wave or a triangle wave. Mismatch in the components of the LSB DAC section will cause a repeating pattern in the radar's IF signal and cause spikes in its frequency spectrum.
The MSB DAC cells, each contributing to a portion of the output analog signal, are further switched according to a predefined sequence during a period of the frequency modulating signal, e.g. during a single sawtooth or triangle wave cycle. In other words, during such a period the MSB DAC section activates or deactivates the MSB DAC cells incrementally according to the predefined sequence with respectively increasing or decreasing MSBs. Because of this, the mismatch between the different MSB DAC cells will be expressed as a common mode signal in the transmitted and received signal when used in a radar and, hence, be cancelled out in the IF signal, again improving the SFDR of the IF signal.
The LSB DAC may further comprise a plurality of binary weighted DAC cells in order to limit the number of LSB DAC cells.
According to an embodiment, the FDAC comprises circuitry configured to randomly select one of the LSB DACs for mitigating the mismatch.
The LSB DAC section performs the switching between the LSB DACs at least once per change of an MSB of the digital frequency modulating signal as this results in an optimal mismatch mitigation.
According to a further embodiment, the MSB DAC section is configured to select different sequences for consecutive periods of the frequency modulating signal. By varying the sequencing in this way, other non-idealities of the MSB DAC section may not occur in the IF signal in a periodic manner thereby further improving the SFDR of the IF signal. The different sequences may be pre-defined and stored in look-up tables. The selection of these pre-defined sequences may then be performed in a random or pseudo-random manner.
In some examples, the MSBs of the digital frequency modulating signal are thermometer coded.
According to a second aspect, a signal generator for generating a Frequency-Modulated Continuous-Wave (FMCW) radar signal is provided. The signal generator comprises: i) an FDAC according to the first aspect for generating an analog frequency modulating signal; and ii) an oscillator controlled by the analog frequency modulating signal configured to generate the Frequency-Modulated Continuous-Wave, FMCW, radar signal.
The signal generator may further comprise circuitry for generating the digital frequency modulating signal.
According to a third aspect, a continuous-wave radar is provided. The continuous-wave radar comprising an FDAC according to the first aspect or a signal generator according to the second aspect.
According to a fourth aspect, a method for generating an analog frequency modulating signal from a digital frequency modulating signal is provided. The method comprising i) converting Least Significant Bits, LSBs, of the digital frequency modulating signal by one of a plurality of LSB DACs; ii) switching between the LSB DACs for mitigating mismatch; iii) converting the Most Significant Bits, MSBs, of the digital frequency modulating signal by MSB DAC cells; and switching the MSB DAC cells according to a predefined sequence during a period of the digital frequency modulating signal.
The above, as well as additional, features will be better understood through the following illustrative and non-limiting detailed description of example embodiments, with reference to the appended drawings.
All the figures are schematic, not necessarily to scale, and generally only show parts which are necessary to elucidate example embodiments, wherein other parts may be omitted or merely suggested.
Example embodiments will now be described more fully hereinafter with reference to the accompanying drawings. That which is encompassed by the claims may, however, be embodied in many different forms and should not be construed as limited to the embodiments set forth herein; rather, these embodiments are provided by way of example. Furthermore, like numbers refer to the same or similar elements or components throughout.
Various example embodiments relate, amongst others, to a Frequency Digital-to-Analogue Converter (FDAC) a signal generator, a Frequency-Modulated Continuous-Wave (FMCW) radar and related methods.
LSB section 440 comprises a plurality of LSB DACs 441-443. An LSB DAC is configured to produce the analog output signal portion 459 from the digital input LSBs 423. To this respect, LSB DACs 442-443 may be instances of LSB DAC 441. An LSB DAC 441 comprises a plurality of current sources 451-453, i.e. LSB DAC cells. One or more current source 451-453 can be weighted, and in some instances binary weighted. In such a case, a first current source 451 is configured to generate a current ILSB, a second current source to generate a current 2×ILSB, a third current source to generate 4×ILSB etc. More generally, when having N LSBs, then there are N weighted current sources 451-453 with a respective current 2(i-1)×ILSB for i={1 . . . N}. The LSB DAC 441 further comprises switches 454-456 for activating the respective current sources 451-453. When using a binary weighted LSB DAC 441, then the switches may be operated directly by the respective LSBs. LSB section 440 further comprises a selection circuitry 445 for selecting one of the LSB DACs 441-443. The selection may for example be performed at every clock cycle of the FDAC 415 or after any other time period. The selection may be performed at least every time when one of the MSBs 422 changes. Selection circuitry 445 may perform the selection in a random or pseudo-random manner. By performing the selection, mismatches between current sources of an LSB DAC are not fixed for each LSB value but averaged out over the different LSB DACs.
MSB section 460 comprises an MSB DAC 461 further comprising a plurality of MSB DAC cells each comprising a current source 471-473 and a switch 474-476. The MSB DAC cells are equally dimensioned, i.e., each current source is configured to deliver the same amount of current IMSB. As the MSB DAC cells are equally weighted, they may not be able to be controlled directly by the MSBs 422. To this respect MSB section 460 further comprises a thermometric encoder 465 that converts the MSB binary coding to a form of thermometer or unary coding 466. The encoder 465 is further configured to perform the encoding according to a predefined sequence during a period of the digital frequency modulating signal 421. Or, in other words, the encoder 465 is configured such that the MSB DAC cells are activated or deactivated incrementally when presented with respectively increasing or decreasing MSBs. As a result, the MSB DAC cells will not toggle during an increasing or decreasing input signal. The encoder 465 may further comprise a lookup table for storing the predefined sequence.
The encoder 465 comprises a plurality of such lookup tables and, thus, a plurality of the predefined sequences. The MSB section 460 may then select a different sequence during every next period of the frequency modulating input signal 421, for example after each sawtooth or triangle wave cycle. By selecting from a plurality of predefined sequences, mismatches between the different MSB DAC cells are not repeated over each period of the modulating signal but averaged out.
As a comparison,
The FDAC 415 according to the above embodiments is a current DAC, i.e., the digital input signal is converted into currents and, thereupon, converted to a voltage. As an alternative, the same LSB and MSB mismatch mitigation technique may also be applied to a voltage DAC.
As used in this application, the term “circuitry” may refer to one or more or all of the following:
(a) hardware-only circuit implementations such as implementations in only analog and/or digital circuitry and
(b) combinations of hardware circuits and software, such as (as applicable):
(c) hardware circuit(s) and/or processor(s), such as microprocessor(s) or a portion of a microprocessor(s), that requires software (e.g. firmware) for operation, but the software may not be present when it is not needed for operation.
This definition of circuitry applies to all uses of this term in this application, including in any claims. As a further example, as used in this application, the term circuitry also covers an implementation of merely a hardware circuit or processor (or multiple processors) or portion of a hardware circuit or processor and its (or their) accompanying software and/or firmware. The term circuitry also covers, for example and if applicable to the particular claim element, a baseband integrated circuit or processor integrated circuit for a mobile device or a similar integrated circuit in a server, a cellular network device, or other computing or network device.
Although various examples of embodiments have been described, it will be apparent to those skilled in the art that the claims are not limited to the details of the foregoing embodiments, and that various changes and modifications may be made to the embodiments. Such changed/modified embodiments are understood to fall within the scope of the claims. The present embodiments are therefore to be considered in all respects as illustrative and not restrictive, and all changes which come within the scope of the claims are therefore intended to be embraced therein.
It will furthermore be understood by the reader of this patent application that the words “comprising” or “comprise” do not exclude other elements or steps, that the words “a” or “an” do not exclude a plurality, and that a single element, such as a computer system, a processor, or another integrated unit may fulfil the functions of several means recited in the claims. Any reference signs in the claims shall not be construed as limiting the respective claims concerned. The terms “first”, “second”, “third”, “a”, “b”, “c”, and the like, when used in the description or in the claims are introduced to distinguish between similar elements or steps and are not necessarily describing a sequential or chronological order. Similarly, the terms “top”, “bottom”, “over”, “under”, and the like are introduced for descriptive purposes and not necessarily to denote relative positions. It is to be understood that the terms so used are interchangeable under appropriate circumstances and that the embodiments are capable of operating in other sequences, or in orientations different from the one(s) described or illustrated above.
While some embodiments have been illustrated and described in detail in the appended drawings and the foregoing description, such illustration and description are to be considered illustrative and not restrictive. Other variations to the disclosed embodiments can be understood and effected in practicing the claims, from a study of the drawings, the disclosure, and the appended claims. The mere fact that certain measures or features are recited in mutually different dependent claims does not indicate that a combination of these measures or features cannot be used. Any reference signs in the claims should not be construed as limiting the scope.
Number | Date | Country | Kind |
---|---|---|---|
18211744.0 | Dec 2018 | EP | regional |