Claims
- 1. An integrated low jitter frequency multiplication/division electronic circuit for multiplying/dividing frequency of a reference signal, the circuit comprising:
a phase-lock loop (PLL) for generating M number of clock phases from the reference signal; and a signal shifter electrically coupled to the PLL for shifting the reference signal by one phase every K/M cycle, wherein (K+1)/K is a divisor number and K/(K−1) is a multiplier number.
- 2. The circuit of claim 1, wherein the signal shifter is a multiplexer (MUX).
- 3. The circuit of claim 2, wherein the MUX is electrically coupled to the output of the PLL.
- 4. The circuit of claim 2, wherein the MUX is electrically placed in a feedback loop of the PLL.
- 5. The circuit of claim 4, further comprising a counter electrically coupled to the MUX for driving the input of the MUX.
- 6. The circuit of claim 5, wherein the counter drives the input of the MUX to extend the period of the reference signal from T to T+T/M for frequency division.
- 7. The circuit of claim 6, wherein the counter drives the input of the MUX to reduce the period of the reference signal from T to T−T/M for frequency multiplication.
- 8. The circuit of claim 4, further comprising a quantizer electrically coupled to the MUX for driving the input of the MUX.
- 9. The circuit of claim 8, wherein the quantizer is a truncator.
- 10. The circuit of claim 9, wherein the truncator outputs j most significant bits of the output of a counter to drive the MUX.
- 11. The circuit of claim 8, wherein the quantizer is a random number added to the output of a counter to drive the MUX.
- 12. The circuit of claim 8, wherein the quantizer is a noise shaping block electrically coupled to the output of a counter for driving the input of the MUX.
- 13. The circuit of claim 8, wherein the quantizer is a Sigma-delta noise shaping circuit.
- 14. The circuit of claim 3, further comprising a counter electrically coupled to the MUX for driving the input of the MUX.
- 15. The circuit of claim 14, wherein the counter drives the input of the MUX to extend the period of the reference signal from T to T+T/M for frequency division.
- 16. The circuit of claim 14, wherein the counter drives the input of the MUX to reduce the period of the reference signal from T to T−T/M for frequency multiplication.
- 17. The circuit of claim 3, further comprising a quantizer electrically coupled to the MUX for driving the input of the MUX.
- 18. The circuit of claim 17, wherein the quantizer is a random number generator for generating a random number to be added to the output of a counter to drive the input of the MUX.
- 19. The circuit of claim 17, wherein the quantizer is a random number generator for adding one to or subtracting one from the output of a counter at random time intervals to drive the input of the MUX.
- 20. The circuit of claim 17, wherein the quantizer is a random number generator for generating a random number and adding the random number at random time intervals to the output of a counter to drive the input of the MUX.
- 21. The circuit of claim 17, wherein the quantizer is a noise shaping block electrically coupled to the output of a counter to drive the MUX.
- 22. The circuit of claim 21, wherein the noise shaping block has a transfer function of Z−1/(1−Z−1).
- 23. The circuit of claim 17, wherein the quantizer is a Sigma-delta noise shaping circuit.
- 24. A method for multiplying/dividing frequency of a reference signal comprising the steps of:
generating M number of clock phases from the reference signal; and shifting the reference signal by one phase every K/M cycle, wherein (K+1)/K is a divisor number and K/(K−1) is a multiplier number.
- 25. The method of claim 24, wherein the shifting step comprises extending the period of the reference signal from T to T+T/M for frequency division.
- 26. The method of claim 24, wherein the shifting step comprises reducing the period of the reference signal from T to T−T/M for frequency multiplication.
- 27. The method of claim 24, wherein the shifting step comprises using a quantizer electrically coupled to a multiplexer (MUX) for quantizing and driving the input of the MUX.
- 28. The method of claim 27, wherein the quantizing step comprises of truncating one or more bits of a signal.
- 29. The method of claim 28, wherein the truncating step comprises of truncating p least significant bits and outputting j most significant bits of the output of a counter to drive the input of the MUX.
- 30. The method of claim 27, wherein the quantizing step comprises of generating a random number and adding the random number at predetermined time intervals to the output of a counter to drive the input of the MUX.
- 31. The method of claim 27, wherein the quantizing step comprises of at random time intervals adding one to or subtracting one from the output of a counter to drive the input of the MUX.
- 32. The method of claim 27, wherein the quantizing step comprises of generating a random number and adding the random number at random time intervals to the output of a counter to drive the input of the MUX.
- 33. The method of claim 27, wherein the quantizing step comprises electrically coupling to the output of a counter a noise shaping block to drive the input of the MUX.
- 34. The method of claim 33, wherein the noise shaping block has a transfer function of Z−1/(1−Z−1).
- 35. The circuit of claim 7, wherein the quantizing step comprises using a Sigma-delta noise shaping technique to drive the input of the MUX.
- 36. A frequency divider for dividing frequency of a reference signal by a non-integer number (K+1)/K comprising:
a clock generator for generating M number of clock phases from the reference signal; and a signal shifter electrically coupled to the PLL for shifting the reference signal by one phase every K/M cycle.
- 37. The frequency divider of claim 36, wherein the signal shifter is electrically coupled to the output of the clock generator.
- 38. The frequency divider of claim 36, wherein the signal shifter is electrically placed in a feedback loop of the clock generator.
- 39. The frequency divider of claim 36, wherein the clock generator is a phase-lock loop (PLL)
- 40. The frequency divider of claim 36, wherein the signal shifter is a multiplexer (MUX).
- 41. The frequency divider of claim 40, further comprising a counter electrically coupled to the MUX for driving the input of the MUX.
- 42. The frequency divider of claim 40, wherein the counter drives the input of the MUX to extend the period of the reference signal from T to T+T/M.
- 43. The frequency divider of claim 40, further comprising a quantizer electrically coupled to the MUX for driving the input of the MUX.
- 44. The frequency divider of claim 43, wherein the quantizer is a noise shaping block.
- 45. The frequency divider of claim 43, wherein the quantizer is a random number generator for generating a random number and adding the random number at predetermined time intervals to the output of a counter to drive the input of the MUX.
- 46. The frequency divider of claim 43, wherein the quantizer is a random number generator for adding one to or subtracting one from the output of a counter at random time intervals to drive the input of the MUX.
- 47. The frequency divider of claim 43, wherein the quantizer is a random number generator for generating a random number and adding the random number at random time intervals to the output of a counter to drive the input of the MUX.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This patent application claims the benefit of the filing date of United States Provisional Patent Applications Ser. No. 60/170,621, filed Dec. 14, 1999 and entitled “FREQUENCY DIVISION/MULTIPLICATION WITH JITTER MINIMIZATION”, the entire contents of which are hereby expressly incorporated by reference.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60170621 |
Dec 1999 |
US |