Claims
- 1. A frequency multiplier circuit comprising:
(b) a delay line receiving at one end thereof a reference clock and for generating clock tap outputs from respective ones of a plurality of period matched delay elements; (b) a clock combining circuit responsive to pairs of tap outputs for generating a rising and falling edge of an output clock public from respective to ones of said pairs whereby said output clock period is less than said input clock period.
- 2. A circuit as defined in claim 1, including a plurality of combing circuits, each generating on output clock pulse.
- 3. A circuit as defined in claim 2, each said combing circuits generating a first and second complementary output.
- 4. A delay locked loop for generating an output clock signal in response to a reference input clock signal comprising:
a) a delay line having a plurality of serially coupled delay stages, each of the delay stages providing a delay stage tap output; b) a plurality of combining circuit cells, each combining cell having inputs respectively coupled to ones of a predetermined number of delay stage tap outputs, each of the combining cells providing first and second complementary outputs, the outputs of each cell being separated in time by said predetermined number of delay stages; c) a selector responsive to a selection control signal for selecting an output from one of a pair of complementary outputs of one of the combining cells, to produce said output clock signal; d) a phase detector responsive to said output signal and said reference input clock signal to control to said selector for selecting an optimum complimentary output for synchronizing the reference input clock signal and the said output clock signal.
- 5. A delay locked loop as described in claim 4 including N serially coupled delay stages providing N tap outputs to N/4 combining circuit cells and the N/4 combining cells provide N/2 evenly spaced phases of the output clock signal whose frequency is twice that of the reference input clock.
- 6. A delay locked loop as described in claim 4 wherein each of the combining circuit cells are responsive to a rising edge of a pulse of said input clock for initiating a rising pulse of said output clock and responsive to a delayed version of said input pulse for clearing said pulse and responsive to a falling edge of said input clock pulse to initiate a rising edge of a second output pulse and responsive to a delayed version of said input falling edge for clearing said second output pulse.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2,270,516 |
Apr 1999 |
CA |
|
Parent Case Info
[0001] This application is a Continuation of U.S. application Ser. No. 09/562,024, filed May 1, 2000 and claims priority from Canadian Application No. 2,270,516 filed Apr. 30, 1999.
Continuations (1)
|
Number |
Date |
Country |
Parent |
09562024 |
May 2000 |
US |
Child |
10227547 |
Aug 2002 |
US |