Sidiropoulos s et al.: “A Semidigital Dual Delay-Locked Loop”, IEEE Journal of Solid-State Circuits, US, IEEE Inc. New York, vol. 32, No. 11, Nov. 1, 1997, pp. 1683-1692. |
Y. Morooka et al.: “Source-Synchronization and Timing Vernier Techniques for 1.2GB/S SLDRAM Interface”, ISSCC Dig. Tech. Papers, Feb. 1998, pp. 160-161. |
Gillingham et al.: “SLDRAM: High-Performance Open-Standard Memory”, IEEE Micro, Nov./Dec. 1997, pp. 29-39. |
J. Wu et al.: “An SDRAM Interface for Simplified ‘At-Speed’ Testing of the SLDRAM Internal Array”, 1998 IEEE International Workshop in Memory Technology, Design and Testing, Aug. 24, 1998, pp. 38-44. |