IBM Technical Disclosure Bulletin, vol. 32, No. 7 Dec. 1989, pp. 464-467, "Fast Parity Tree" entire document. |
Proceedings of 32nd Midwest Symposium on Circuits and Systems, Aug. 14-16, 1989, Chancellor Hotel and Conven--et al: "On CMOS Exclusive OR Design", FIG. 1A. |
IEEE Transactions on Computers, vol. 42, No. 2, Feb. 1993, New York, US, pp. 179-189, Niraj K. Jha: "Fault Detection in CVS Parity Trees with Application of Strongly Self-Checking Parity and Two-Rail Checkers", FIG. 4. |
IBM Technical Disclosure Bulletin, vol. 26, No. 3A, Aug. 1983, pp. 990-991; I. Hernandez, Jr.: "Frequency Multiplier Using Delay Circuit" entire document. |
Streetman, Ben G.; "Solid State Electronic Devices, 2nd Edition"; .COPYRGT.1980 by Prentice-Hall; p. 443. |
Weste et al.; "Principles of CMOS VLSI Design, A Systems Perspective"; .COPYRGT.1985 by AT&T Bell Laboratories, Inc. & Kamran Eahraghian; pp. 18183 & 196-201. |
IBM Technical Disclosure Bulletin; published anonymously; vol. 30, No. 4; Sep. 1987; pp. 1480-1481. |