The present invention relates generally to an electronic frequency multiplier and more specifically to a circuit design that provides a current output with a frequency that is double the input frequency.
In many electronic applications use is made of frequency multipliers. Some examples of such applications are communication front end systems and radars. Typically these applications use signals that are multiples of a basic input frequency to serve as local oscillators for implementing down/up converting mixers or transmitting at different frequencies that are multiples of the base frequency.
The traditional methods to implement frequency multipliers are based on the non linear behavior of an active input device. Typically, the input signal is partially cut due to instantaneous cutoff or saturation of the active device to provide an amended output signal with higher multiples of the input signal harmonic. A signal with the required harmonic can then be provided by combining cutoff signals. Another approach is based on a passive circuit with the use of Schottky diodes. The harmonic products appear as a result of the diodes non linearity.
The main drawbacks of the conventional approaches are due to the complexity of the circuits for implementing the frequency multipliers (especially inductors), which then increase the dimensions of such implementations making them less feasible to implement as small scale integrated circuits such as CMOS circuits. Additionally, the conventional approaches tend to suffer from low power efficiency.
One exemplary embodiment of the disclosed subject matter is a multiplier circuit, comprising: a transistor having gate, source and drain connections, wherein the transistor is adapted to accept an input signal through the gate connection; a reference voltage source providing a DC reference voltage to the drain connection of the transistor; an inductor connected between the drain connection and the reference voltage source; a resistor connected in parallel to the inductor between the drain connection and the reference voltage source; a current source providing a DC current to the transistor source; two capacitors forming a voltage divider, with the first capacitor connecting between the gate connection and the source connection and the second capacitor being connected to ground in parallel to the current source; and wherein the multiplier circuit is adapted to accept an input signal and provide as output a current signal with a frequency that is double that of the input signal.
Another exemplary embodiment of the disclosed subject matter is a method for producing a multiplier circuit, the method comprising: selecting a transistor having a voltage threshold; the transistor having a gate, source and drain connections; selecting two capacitors having a capacitance ratio; selecting a resistor having a resistance value; selecting a DC current source; selecting a DC voltage source; producing the multiplier circuit by: connecting the transistor to the two capacitors using the gate connection and the source connection; connecting the source connection to the DC current source; and connecting the drain connection to the resistor.
The present invention will be understood and better appreciated from the following detailed description taken in conjunction with the drawings. Identical structures, elements or parts, which appear in more than one figure, are generally labeled with the same or similar number in all the figures in which they appear, wherein:
An aspect of an embodiment of the disclosed subject matter, relates to a system and method for accepting an input signal and producing as output a signal with a current frequency that is double the frequency of the input signal. The system includes a multiplier circuit that is comprised from a single transistor including a gate connection, a source connection and a drain connection. In an exemplary embodiment of the disclosed subject matter, the gate connection serves as the input and it is further connected to the source connection over a voltage divider made up from two capacitors, so that a derivative of the input signal is provided to the source to control the output of the transistor.
In an exemplary embodiment of the disclosed subject matter, the drain connection is provided a DC reference voltage over a resistor and an inductor in parallel to each other. The source may be connected by a first capacitor to the gate and provided current from a DC current source that is in parallel to a second capacitor.
In an exemplary embodiment of the disclosed subject matter, the values of the DC reference voltage, DC current source, capacitors, resistor and inductor are selected to cause the transistor to double the frequency of the current of the input signal for a specific signal range having a specific voltage range and frequency range.
Optionally, the circuit may be designed to keep the transistor in the triode region during approximately half the period of the input signal and keep the transistor in the saturation region for the other half of the period of the input signal.
In an exemplary embodiment of the disclosed subject matter, input signal 105 is provided to gate 112 of transistor 110. Optionally, two capacitors (C1131 and C2132) forming a voltage divider may be used to control the signal on the source connection of transistor 110. Capacitor C2132 may connect between gate 112 and source 114 of transistor 110. In an exemplary embodiment of the disclosed subject matter, source 114 is also provided current from a DC current source 120 placed in parallel to capacitor C1131 to control the status of transistor 110. Optionally, capacitors C1131 and C2132 may be placed in a Colppits configuration as used in oscillator circuits to control the signal at source 114 of transistor 110. In an exemplary embodiment of the disclosed subject matter, drain 116 of transistor 110 may be loaded with a load RL 140 and an RF choke (e.g. an inductor such as a coil) RFC 150. The output of multiplier circuit 100 is provided from drain 116. In some exemplary embodiments, multiplier circuit 100 can be easily implemented in integrated circuits since it is comprised from simple basic elements and only requires a single inductor.
In some exemplary embodiments, the input signal may be a non-ideal signal and have negligible output power at other harmonics different from the fundamental harmonic. The output signal may also be a non-ideal signal, as is described in the schematic graph 400, having negligible output power at other harmonics different from the second harmonic.
In an exemplary embodiment of the disclosed subject matter, multiplier circuit 100 is designed to function for a specific voltage range, wherein the range is determined by applying certain constraints to the inputs of a specific transistor having a given threshold voltage. Optionally, the constraints are controlled by selecting the Vdd voltage, selecting current I0 provided by DC current source 120, selecting the values of the capacitors C1131 and C2132, and selecting the values of RFC 150 and RL 140.
In the Triode region for the first half of the input signal:
V
g
+v
g
−V
threshold
>V
d
+v
d;
V
g
+v
g
−V
threshold
<V
d
+V
d.
In some exemplary embodiments, to avoid entering the transistor's cutoff region it may be required that:
(Vg+vg)−(Vs+vs)>Vthreshold;
(Vg−Vs)+vg−vs>(Vg−Vs)−|vg|(C2/(C1+C2))>Vthreshold;
So that the amplitude of the AC part of the input signal conforms to (see 510 in
|vg|>|(Vg−Vs)−Vthreshold|(C1+C2)/C1)|
In some exemplary embodiments, Vdd<Vs+|vs| (the maximum voltage on the source—the DC voltage+maximum amplitude of the AC voltage (see 520 in
Vdd<V
s
+|v
g|(C2/(C1+C2)).
In some exemplary embodiments, to improve the efficiency of multiplier circuit 100, RL 140 may be tuned so that the amplitude of vd during the triode region will be about equal to its value during the saturation region (see 530 in
Vdd+v
d
≈Vdd+RL I
0
=V
s
+|v
g|(C2/(C1+C2))
So that:
RL≈(Vs+|vg|(C2/(C1+C2))−Vdd)/I0
In some exemplary embodiments, once the above variables are selected, multiplier circuit 100 will be available to provide duplication of the frequency of the current output for a specific range of input signals having a specific voltage range and specific frequency range based on the selected variables.
The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the invention. As used herein, the singular forms “a”, “an” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises” and/or “comprising,” when used in this specification, specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, and/or groups thereof.
The corresponding structures, materials, acts, and equivalents of all means or step plus function elements in the claims below are intended to include any structure, material, or act for performing the function in combination with other claimed elements as specifically claimed. The description of the present invention has been presented for purposes of illustration and description, but is not intended to be exhaustive or limited to the invention in the form disclosed. Many modifications and variations will be apparent to those of ordinary skill in the art without departing from the scope and spirit of the invention. The embodiment was chosen and described in order to best explain the principles of the invention and the practical application, and to enable others of ordinary skill in the art to understand the invention for various embodiments with various modifications as are suited to the particular use contemplated.