The present invention relates to a frequency multiplying arrangement, comprising a transistor arrangement, a current (voltage) source, first impedance means and output means for extracting an output signal comprising a multiplied frequency harmonic of an input signal. The invention also relates to a method for multiplying, e.g. doubling, the frequency of a signal input to an arrangement.
Circuits for frequency generation are fundamental within communication systems, radio systems or radiometer systems. A frequency synthesizer is a circuit generating a very precise, temperature stable frequency according to an external reference frequency. Most of the time the frequency also must have a constant phase difference with respect to the reference signal. For example a multi-standard frequency synthesizer must be able to synthesize different bands of frequencies for for example different wireless standards within telecommunications. A multiband frequency synthesizer often has to be able to synthesize a wide range of frequencies while still satisfying strict phase noise specifications. Single-band frequency synthesizers are commonly used to synthesize a narrow frequency band whereas multiband frequency synthesizers are needed to synthesize multiple frequency bands. Generally there can be said to be three different types of frequency synthesizers, namely the table look-up synthesizer, the direct synthesizer and the indirect or phase locked synthesizer. Today it is aimed at achieving low cost, fully integrated frequency synthesizers, which however is quite difficult since the different components involved, such as low pass filters etc. normality have to be external due to noise requirements etc. Most synthesizers used in mobile telecommunication systems are of the type Phase Locked Loop synthesizers, in the following denoted PLL synthesizers. The reference frequency, which generally is a low frequency, is multiplied by a variable integer (sometimes a fraction of a) number. This is achieved by dividing the output frequency for that number, and adjusting the output frequency such that the divided frequency will equal the reference frequency. Thus, often the frequency generated by the oscillator has to be multiplied by a number N in order to achieve the desired frequency.
It is known to perform both a frequency generation functionality by means of an oscillator and a frequency multiplication by means of one circuit, for example an oscillator at the same time used as a frequency multiplier. However, the conversion of the reference frequency to the multiplied frequency, e.g. the double frequency, is often inefficient and a lot of amplifying circuitry is generally needed and, as referred to above, it may be difficult to provide an integrated circuit.
It is known to use two balanced transistors to obtain a doubled frequency when extracting an output signal over the emitter. At the emitter node the currents on the double frequency are in phase and can thus be extracted over an external load or impedance. However, generally the amplitude is low and it mostly needs to be amplified.
U.S. Pat. No. 4,810,976 shows an oscillator which is balanced and in which a resonant impedance network is connected between the control ports of two matched transistors. A capacity is connected in parallel across the two inputs of the transistors. The inputs of the transistors are connected to a matched current source respectively. The signals at the transistor outputs are summed together at a common node. The signals of resonant frequency in each arm of the oscillator are equal in magnitude but opposite in phase. This means that the signals cancel at the resonant frequency, whereas signals at the second harmonic frequency add constructively and thus are enhanced. The effect will be a net frequency doubling. For high frequency operation bipolar transistors are utilized. However, also this arrangement suffers from the drawbacks referred to above.
What is needed is therefore a frequency multiplying arrangement as initially referred to for the which the conversion of the reference frequency to a multiple frequency, or particularly to the double frequency, is efficient, particularly such that amplifying circuitry is avoided to an extent which is as high as possible, or even more particularly, completely. Furthermore an arrangement is needed which can be fabricated as a small sized integrated circuit, particularly as a Monolithic Microwave Integrated Circuit (MMIC). Particularly an oscillator is needed through which one or more of the above mentioned objects can be fulfilled. Particularly, an amplifier is needed through which one or more of the above mentioned objects can be achieved. Still further an arrangement is needed through which different kinds of transistors can be used while still allowing fulfillment of providing the objects referred to above.
A method for frequency multiplication is therefore also needed through which one or more of the above mentioned objects can be achieved.
Therefore an arrangement having the characterizing features of claim 1 is provided. A method is also provided having the characterizing features of claim 20. Advantageous or preferred embodiments are given by the appended subclaims.
According to the invention it is thus provided a frequency multiplying arrangement comprising a transistor arrangement with a first and a second transistor, each with an emitter, a base and a collector, a voltage source, output means for extracting an output signal comprising a multiplied output frequency harmonic of an input signal, and impedance means. The impedance means comprises a first impedance means connected to the collectors of the respective transistors, the transistors operating in phase opposition. The waveform of the current for each transistor is half wave shaped such that the transistor is conducting only the half of each period, and the output signal is extracted between the first impedance means and the collectors of the transistors.
In one embodiment the first impedance means comprises an inductor. In another embodiment the first impedance means comprises a resistor. Particularly the collectors of the two transistors are interconnected.
Advantageously the waveform of the current through the transistors is clipped sinusoidal, e.g. half sine/cosine shaped. The sine/cosine shaped includes square sine/cosine shapes. Particularly the output signal is extracted as a voltage drop over said first impedance. In advantageous implementation the first harmonic collector currents of the first and second transistors are 180° out of phase with respect to one another, and for even harmonics, the signals from the respective first and second transistors are in phase. The transistors may be bipolar transistors. Alternatively the transistors are FETs. The impedance means may further comprise second impedance means, said first impedance being connected in series with said second impedance means.
Even more particularly said second impedance means comprises a first inductor and a second inductor respectively each connected to a collector of the respective transistors, the output signal being extracted between, e.g. at the junction node between the first impedance means and the second impedance means. Further yet the second impedance means may comprise a collector circuit comprising a transformer comprising said two inductors, the output signal being extracted between said inductors, i.e. at the mid-output of the transformer.
Said mid-output particularly acts as a virtual short-circuit for odd frequencies, and an output is e.g. extracted at the mid-point as a voltage drop over the first impedance means, e.g. an inductor or a resistor.
The arrangement may comprise a balanced frequency multiplying amplifier, e.g. a frequency doubling amplifier. The arrangement may also comprise an oscillator. Particularly the oscillator comprises a Colpitt oscillator. The arrangement is in preferable embodiments implemented as a MMIC (Monolithic Microwave Integrated Circuit).
The invention also provides a method of multiplying, e.g. doubling, a reference frequency by means of an arrangement comprising a transistor arrangement with a first and a second transistor, each with an emitter, a base and a collector, and a current (voltage) source. It comprises the steps of; feeding a signal to a first and second transistor the collectors of which being 180° out of phase with respect to each other; adding the out of phase signals in an external circuit; extracting a multiplied, e.g. doubled, harmonic of the input signal over a first impedance means connected to the collectors of the transistors or connected in series with second impedance means connected to the collectors. The first impedance means may comprise an inductor or a resistor. Particularly the second impedance means comprises two inductors, each connected to a collector of the respective transistors, the output signal being extracted at the junction between the first and second impedance means.
The invention will in the following be more thoroughly described, in a non-limiting manner, and with reference to the accompanying drawings, in which:
The current generator 4 is used to set the operation current of the transistors T1, T2 and the capacitor C35 is used to ground the emitters (for providing e.g. half cosine shaped pulses).
Since the currents are out of phase, there will be no current at the fundamental frequency.
Components similar to those of
Like in the arrangements comprising amplifiers, the transistors operate in anti-phase. In an arrangement as discussed herein above, there will be a higher current through collector-emitter and since the transistors operate in anti-phase, half-wave wave forms are provided and even harmonics are enhanced whereas the fundamental frequency is cancelled. Since Vout is extracted over the first impedance means 34, at the junction between the first and second impedance means, the voltage that can be extracted will be very much higher than in known arrangements where the output voltage is extracted over the emitters.
An input voltage Vin (DC) of 2[V] is here used. Of course other voltages can be used. For exemplifying, by no means limiting, reasons, numerical values are given for the different components etc. As in the embodiments described in the foregoing, the arrangement 60 comprises a first and a second transistor T1, T2 respectively. A DC supply voltage of 2 Volts is, as referred to above, used and Vin (2V, 0°) is supplied to T1, whereas Vin (2V, 180°) is supplied to T2, i.e. the input supply voltages are 180° out of phase with respect to one another. Resistors R21, R22, R23, R24 are used for biasing the transistors T1, T2. Also capacitors C11, C21 are used for biasing the transistors. R22 may have a resistance of e.g. 5 kΩ, R23 of 5.2 kΩ, R21 of 5.2 kΩ and R24 of 5kΩ, whereas C11, C22 each may have a capacitance of 1,0 μF. C33 may have a capacitance of 2 pF and it is used to ground the emitters of T1 and T2 such that the waveform will be half-wave shaped, e.g. comprise a half cosine pulse. As referred to earlier in the application, the output signal will have much overtones (the fundamental component being suppressed), particularly even harmonics, which are added, which is exceedingly advantageous. IDC may comprise 8 [mA].
Vbase indicates the voltage over the transistor bases (cf.
1
21 indicates (
In
Although it is mainly referred to a frequency doubled signal, it should be clear that also other (even) overtones (harmonics) are provided, and summed, whereas the fundamental component is cancelled, as well as odd overtones.
Particularly the arrangement is implemented as a Monolithic Microwave Integrated Circuit (MMIC).
Different kinds of transistors can be used, e.g. bipolar transistor, FETs etc. According to the invention a signal of 2× the reference frequency (or an even factor × the reference frequency) can be extracted at virtual ground of the resonant circuit in the case of an oscillator (or an amplifier).
It should be clear that the invention of course not is limited to the explicitly illustrated embodiments, but that it can be varied in a number of ways within the scope of the appended claims.
Filing Document | Filing Date | Country | Kind | 371c Date |
---|---|---|---|---|
PCT/SE03/02017 | 12/19/2003 | WO | 4/7/2007 |