The present invention relates to a frequency synthesizer and a frequency synthesizing method, and more particularly to a frequency synthesizer and a frequency synthesizing method for a radio frequency identification reader.
Radio frequency identification (RFID) is an identification technology utilizing radio frequency (RF) signals to transmit and receive information in a wireless manner. Energy transfer occurs between the RFID communications. Therefore, RFID tag and RFID reader can exchange data without physical contact. Further, no additional power is needed for the RFID tag.
RFID system principally includes a tag and a reader. The tag implemented by a mini integrated circuit (IC) chip is embedded in or attached to an object. Then, the reader can read information stored in the IC chip by RFID technology.
For the great demand for higher data rates, longer accessible distances, and smaller antenna's size of the reader, there is a tendency towards higher-frequency wireless signal application. It is anticipated that ultrahigh frequency (UHF) band (860˜960 MHz) and even microwave band (2.4˜2.5 GHz) RFID system will take the place of the relative lower band (125 kHz and 13.56 MHz) RFID system in the near future.
For reading different tags operating at different frequency bands, a reader compatible with dual band is required.
Therefore, the present invention provides a frequency synthesizer capable of covering different frequency bands with a reduced number of VCOs, e.g. a single VCO.
The present invention also provides a frequency synthesizing method for use in the frequency synthesizer with a reduced number of VCOs, e.g. a single VCO.
The present invention relates to a frequency synthesizer for providing clock signals with different frequencies for corresponding band transceivers. The frequency synthesizer includes a phase-locked loop module having a single VCO, a first frequency divider and a second frequency divider. A primary clock signal generated by the VCO is first frequency-divided by the first frequency divider to generate a first clock signal for a first band transceiver. The first clock signal from the first frequency divider is further frequency-divided by the second frequency divider to generate a second clock signal for a second band transceiver.
In an embodiment, the first and second band transceivers are both RFID readers. One operates at frequency range from 2.4 GHz to 2.5 GHz while the other operates at frequency range from 860 MHz to 960 MHz.
The present invention also relates to a frequency synthesizing method for providing clock signals with different frequencies for corresponding band transceivers. At first, a phase-locked loop module is activated to generate a primary clock signal. Then the primary clock signal is frequency-divided to generate a first clock signal for a first band transceiver. The first clock signal is further frequency-divided to generate a second clock signal for a second band transceiver.
The present invention will become more readily apparent to those ordinarily skilled in the art after reviewing the following detailed description and accompanying drawings, in which:
Please refer to
Furthermore, the RFID system may be backward compatible with RFID tags operating at lower frequency, e.g. 13.56 MHz or 125 kHz, by providing additional frequency dividers. In an embodiment, a third frequency divider 23 performs a divide-by-64 operation of the second clock signals to generate third clock signals with frequency covering 13.56 MHz. Similarly, a fourth frequency divider 24 performs a divide-by-1720 operation and a divide-by-4 operation of the second clock signals to generate fourth clock signals with frequency covering 125 kHz. It is advantageous that the frequency synthesizer using just a single VCO can generate four clock signals with different frequencies for operation with four kinds of RFID tags. Therefore, the RFID reader further extends to quadri-band RFID reader.
Since divide-by-2 frequency divider is a well know circuit, the relative details aren't described herein. The divide-by-4 operation and the divide-by-64 operation can be implemented by appropriate number of divide-by-2 frequency dividers arranged in series. As for other divide-by-n frequency divider, e.g. divide-by-1720 frequency divider in
Please refer to
3/2 frequency conversion part of the second frequency divider 22 can be implemented by a mixer 320 and a divide-by-2 frequency-dividing circuit 321. The first clock signals with frequency ranging from 2.4 GHz to 2.5 GHz are processed by the divide-by-2 frequency-dividing circuit 321 to generate frequency-dividing clock signals with frequency ranging from 1.2 GHz to 1.25 GHz. Then, the frequency-dividing clock signals are mixed with the first clock signals by the mixer 320. A mixer generates the sum of the frequencies of the input signals and the difference between the frequencies of the input signals. If the two input signals have frequencies of F and F/2, then the output signals have frequencies of 3F/2 and F/2. The high-pass filter 328 removes the lower-frequency signals (F/2) and passes the higher-frequency signals (3F/2). Hence, 3/2 frequency conversion is achieved. Later, the 3F/2 signals are processed by a divide-by-4 frequency-dividing circuit 327 to obtain second clock signals with frequency ranging from 860 MHz to 960 MHz. It is not intended to limit the 3/2 frequency conversion part to be arranged in the second frequency divider 31. The 3/2 frequency conversion part can be arranged in more than one frequency dividers to meet demands in generating clock signals having various frequencies for multiple-band transceiver.
Other implements for providing 3/2 frequency conversion are also applicable. For example, the clock signals processed by a frequency-tripling circuit 41 and further processed by a divide-by-2 frequency-dividing circuit 42 as shown in
In view of the foregoing, by applying several frequency dividers, the phase-locked loop module of a frequency synthesizer may reduce the quantity of VCOs. Preferably, a single VCO cooperated with suitable frequency dividers can cover several frequency ranges, e.g. UHF band, microwave band, and other lower bands. The simplified architecture of the frequency synthesizer has smaller size and more power-saving.
While the invention has been described in terms of what is presently considered to be the most practical and preferred embodiments, it is to be understood that the invention needs not to be limited to the above embodiments. On the contrary, it is intended to cover various modifications and similar arrangements included within the spirit and scope of the appended claims which are to be accorded with the broadest interpretation so as to encompass all such modifications and similar structures.
This patent application claims the benefit of U.S. provisional patent application No. 60/908,979 filed Mar. 30, 2007.
Number | Name | Date | Kind |
---|---|---|---|
4851787 | Martin | Jul 1989 | A |
5568078 | Lee | Oct 1996 | A |
5621412 | Sharpe et al. | Apr 1997 | A |
6308048 | Gore et al. | Oct 2001 | B1 |
6617962 | Horwitz et al. | Sep 2003 | B1 |
7248165 | Collins et al. | Jul 2007 | B2 |
7292649 | Atkinson et al. | Nov 2007 | B2 |
20040131130 | Shor et al. | Jul 2004 | A1 |
20050258940 | Quan | Nov 2005 | A1 |
20060255950 | Roeder et al. | Nov 2006 | A1 |
20070178869 | Park et al. | Aug 2007 | A1 |
Number | Date | Country |
---|---|---|
2002-026762 | Jan 2002 | JP |
Number | Date | Country | |
---|---|---|---|
20080238628 A1 | Oct 2008 | US |
Number | Date | Country | |
---|---|---|---|
60908979 | Mar 2007 | US |