1. Field of the Invention
The present invention relates to a frequency synthesizer, and more particularly to a frequency synthesizer applied to a digital television tuner.
2. Description of Related Art
As communication and compression technologies advance rapidly, digital television broadcasting has gradually replaced analog television broadcasting. The change to digital television broadcasting drives fast development of its related industries, particularly in the areas of set-top-box (STB) and mobile digital televisions devices. To cope with specifications for different standard modulated signals, a tuner circuit plays an important role in the digital television receiving system.
Generally speaking, since a digital television signal adopts carrier frequency range including VHF III (170˜230 MHz), UHF (470˜862 MHz), and even L-band (1400˜1800 MHz) that is specified used in Northern America. The tuner requires a frequency synthesizer capable of providing an equivalent frequency to perform a frequency tuning for signals having a frequency within the range of 170˜1800 MHz, and provide a local oscillation (LO) frequency for receiving and processing the signals thoroughly.
As to the specifications of frequency synthesizers for present existing digital television tuners, the requirements of phase noises are very strict, and thus an inductor-capacitor voltage controlled oscillator (LC VCO) is generally used in the design of VCO. However, a major bottleneck of the technology is that the digital television tuner requires a broadband oscillation frequency range with a ratio of more than ten between the lowest frequency 170 MHz and the highest frequency 1800 MHz. If the traditional design of LC VCO is used, the VCO gain (Kv) will varies a lot between the highest and lowest oscillation frequencies.
Referring to
However, the curve in solid lines of
At present, it is impossible to simply design one VCO to cover such a wide frequency range for a digital television tuner specification. Someone designed a frequency synthesizer using three sets of independent phase locked loops and VCOs to generate low, middle, and high-bandwidth LO signals (approximately 420 MHz˜580 MHz, 550 MHz˜750 MHz and 700˜1000 MHz) respectively as shown in
In addition, the closed loop gain must be controlled within a specific range of the phase locked loop in the frequency synthesizer to maintain the stability of the phase locked loop. Due to the frequency synthesizer requires a coverage of approximately 10 times of the frequency range (1800 MHz 170 MHz) and the change of the VCO gain becomes too large which varies a lot the closed loop gain of the PLL and cause unstable. Therefore, it is necessary to constantly adjust each parameter in the phase locked loop (such as a phase frequency detector gain, divider number or low-pass filter value) to maintain the stability of the phase locked loop. In addition, the frequency divider of the phase locked loop requires 10 times of the frequency of operating range to cover the frequency range of 170˜1800 MHz. For a wider operating frequency range of the frequency divider design, it is necessary to have a larger consumption of current.
Obviously, finding a way of using a simpler hardware architecture and a less power-consuming method to design a stable frequency synthesizer capable of covering a broader frequency range requires further improvements.
The primary objective of the present invention is to provide a VCO capable of covering a frequency range with fmax/fmin≧2, and further add a series of frequency divisions, such that a simpler and easier hardware architecture and a power-saving design to achieve a frequency range of the frequency synthesizer capable of covering the required frequency of a digital television signal.
The present invention provides a frequency synthesizer applied to a digital television tuner, and comprises: a phase locked loop, a VCO covering a frequency range with fmax/fmin≧2, a frequency divider unit and a multiplexer. The phase locked loop is provided for receiving a frequency signal, and outputting a frequency control signal to determine the output frequency of the VCO with respect to a reference clock signal. The frequency divider unit is electrically coupled to the VCO, and comprises a plurality of first frequency dividers to form a cascade connection. After the first frequency dividers receive the VCO output frequencies, the frequencies are divided one by one to generate a plurality of frequency dividing signals. The multiplexer receives the frequency dividing signals and selects outputting one of the frequency dividing signals according to a frequency selection signal to form a local oscillation signal. With the design of the present invention, the frequency synthesizer can achieve the effect of covering a broader frequency range.
To make it easier for our examiner to understand the expected objectives, technical measures and effects of the present invention, we use preferred embodiments together with the attached drawings for the detailed description of the invention. However, it should be pointed out that the attached drawings are provided for reference and description only, but not for limiting the present invention.
The present invention is described in details by preferred embodiments together with attached drawings as follows:
Referring to
The phase locked loop 2 uses a second frequency divider 21 to receive a frequency signal, and selects a divisor according to a channel selection signal 211 controlled by the digital television tuner, such that the second frequency divider 21 divides the frequency of the received frequency signal by the divisor then generates a feedback frequency signal. In a practical application, the second frequency divider 21 will have a different divisor for a different source of capturing the frequency signals.
After the phase frequency detector 22 has received the feedback frequency signal, the feedback frequency signal is compared with a reference clock signal 221, and the comparison result is used for outputting a charge/discharge digital signal. The charge pump unit 23 connected to the phase frequency detector 22 is used for converting the charge/discharge digital signal into an analog signal to control the VCO 3 to produce a VCO output frequency. In addition, the low-pass filter 24 is used for further filtering unstable high-frequency noises in the frequency control signal. Therefore, the phase locked loop 2 can output frequency control signals in a stable manner to control the VCO 3 to be locked at a desired VCO output frequency.
Since the phase locked loop 2 comes with a VCO 3 that covers a frequency range with fmax/fmin≧2, the range of the operating clock of the second frequency divider 21 is also designed to be twice as broad to receive the VCO output frequency produced by the VCO 3. In this embodiment, the frequency signal received by the second frequency divider 21 is a VCO output frequency produced directly by the VCO 3. The second frequency divider 21 can be an integer frequency divider or a fraction frequency divider, so that the whole phase locked loop 2 determines all integer frequencies or a fraction frequency in a frequency range produced by the VCO 3.
The frequency divider unit 5 is electrically coupled to the VCO 3, and the frequency divider unit 5 comprises a plurality of first frequency dividers 50˜54 to sequentially form a cascade connection as shown in the figure, wherein the first frequency dividers 50˜54 can be frequency dividers with a variable frequency division multiple or frequency dividers with a fixed frequency division multiple to meet the requirements of different applications and designs.
In addition, the architecture of the frequency synthesizer 1 adopts a plurality of first frequency dividers 50˜54 to form a cascade connection, and thus the frequency divider unit 5 will form a plurality of levels of frequency bands by a frequency division according to the frequency range of the VCO 3. In
In the operation of the frequency synthesizer 1, after the frequency divider unit 5 actually receives a VCO output frequency produced by the VCO 3, the VCO output frequency goes through a series of frequency divisions by the first frequency dividers 50˜54 to generate a frequency dividing signal in each frequency band. The multiplexer 4 is provided for receiving all of the foregoing produced frequency dividing signals and switching a required frequency band of the frequency dividing signal according to a frequency selection signal 401 to form a local oscillation signal 402 for the use of a digital television tuner. The frequency selection signal 401 defines and chooses the frequency bands by a digital television tuner through a combination of a plurality of bits. For example, five first frequency dividers 50˜54 are used to form five frequency bands, and thus a combination of at least three bits is required for fully defining each frequency band.
Referring to
From the foregoing embodiment, the frequency synthesizer 1 of the present invention can be achieved by simply using a VCO 3. The architecture and operation of the VCO 3 are disclosed further as follows.
Firstly, the frequency synthesizer 1 requires covering a broader frequency range (approximately equal to 10 times of the original frequency range), and also maintains a stable closed loop gain of the phase locked loop 2, and thus the VCO 3 must maintain the same frequency change (meaning that the slopes of the curves at different frequencies, or said VCO gain, are the same) by the variable VCO gain through the control of a VCO curve selection signal 301 and a VCO gain selection signal 302 to output VCO output frequencies of different frequencies, and further maintain a stable value of the closed loop gain of the phase locked loop 2.
Referring to
On the other hand, if the switching varactor module 3020 only has a module of switching varactors, then the same capacitance change formed by the voltage control capacitance will have a very large difference of the frequency change at high and low frequencies. In other words, the lower the VCO output frequency, the smaller is the range of the frequency change (and the smaller is the VCO gain) by the same capacitance change. The higher the VCO output frequency, the larger is the frequency change (and the larger is the VCO gain). As a result, the stability of the phase locked loop 2 cannot be maintained due to VCO gain couldn't be keep the same oscillation frequency from high to low.
However, this embodiment designs a plurality of modules of switching varactors in the switching varactor module 3020 to adjust the switching varactors by a control of the VCO gain selection signal 302, such that the VCO output frequency in each frequency has the same frequency control range (or the same slope). The switching capacitance is adjusted to combine the required oscillation frequency for the VCO 3.
Referring to the following formulas of frequency, we can know how to maintain the same frequency change in each different oscillation frequency. Assumed that in the VCO 3, the inductance Lx is constant, and the change of
the voltage controlled capacitance is AC, and the switching capacitances of the capacitors connected in parallel at high and low frequencies are Cx and 2Cx respectively. At high frequency, the frequency change of the VCO 3 is given below:
At low frequency, the frequency change of the VCO 3 is given below:
To maintain the same frequency change (ΔfH=ΔfL) produced by the VCO
3 at high and low frequencies, we simply need to adjust the sum of the voltage controlled capacitances to satisfy the following equation and find the value m therein by means of a VCO gain selection signal 302 to control the switching varactors in a switching varactor module 3020.
In the design of the switching varactors, the capacitors are not combined in a ratio of a fixed multiple, but a programmable conversion ration is used for the design. In other words, m=S1*xCv+S2*yCv+S3*zCv+ . . . where, S1, S2, S3 are switching varactors with a value of 1 or 0, and used for selectively turning on or off the varactors xCv, yCv, zCv, and x, y, z are programmable conversion ratios to be operated with a switch S to calculate the value m.
Some real volumns are used for the illustration here. Assumed that the inductance of the VCO 3 is set to a constant 1 nH, there will be a change of 100 fF per an increase of one volt, if only a module of switching varactors is designed. For example, the VCO 3 controls the capacitance of the switching capacitors, originally connected in parallel to 1 pF, and thus the outputted oscillation frequency approximately equals to 5030 MHz. If the capacitance of the switching varactors varies with voltage, such that the capacitance of the capacitors of the entire VCO 3 is changed to 1.1 pF, and the outputted oscillation frequency will become approximately 4800 MHz. Therefore, the VCO 3 has a frequency change of approximately 230 MHz in this frequency range. From the foregoing frequency formulas, it is known that the square roots of the capacitances are inversely proportional to each other. Therefore, the switching capacitance of the capacitors of the VCO 3 (originally connected in parallel) will be 2 pF to facilitate producing a frequency (approximately 3560 MHz) at a lower frequency range. If the capacitance of the switching varactors varies with voltage such that the capacitance of the capacitors of the entire VCO 3 (connected in parallel) is changed to 2.1 pF, then the outputted oscillation frequency will be approximately 3473 MHz. Now, the frequency change of the VCO 3 in this frequency range is approximately 87 MHz. By the way, if the oscillator at 3560 MHz needs to have a frequency change of 230 MHz, the switching varactors should varies 284 fF. Due to this characteristic, the high frequency change (ΔfH) of the oscillator is much greater than the low frequency change (ΔfL) in a wideband system. Therefore, the present invention designs a plurality of modules of switching varactors in the switching varactor module 3020 of the VCO 3 to adjust the sum of voltage controlled capacitances formed by the switching varactors according to the control of the VCO gain selection signal 302, so that the VCO 3 under every frequency has the same frequency control range (or same slope) within the oscillation frequency.
It is noteworthy to point out that the aforementioned VCO curve selection signal 301; the VCO gain selection signal 302, the channel selection signal 211 and the frequency selection signal 401 are controlled by the frequency synthesizer 1 according to the frequency requirement of the desired digital television signal received by the digital television tuner.
Different numeric values are used as examples for illustrating the results produced in actual operation of the present invention. Referring to
In another example, if the frequency of the required local oscillation signal 402 is 1650 MHz, the frequency selection signal 401 will switch the multiplexer 4 to a frequency band of 900˜1800 MHz. Since the frequency band of 900˜1800 MHz is a frequency band obtained by dividing the frequency to one level by the VCO 3, we can know that the VCO output frequency of the VCO 3 is 1650 MHz*2=3300 MHz. Now, the frequency signal received by the phase locked loop 2 is 3300 MHz/2=1650 MHz. Therefore, the second frequency divider 21 fixes the divisor to 1650 by using the channel selection signal 211, such that a feedback frequency signal generated by the second frequency divider 21 is compared with a reference clock signal 221 of 1 MHz to produce a controlled voltage of the VCO 3, so as to lock the phase locked loop 2 at a frequency of 3300 MHz.
In summation of the description above, the present invention designs a VCO capable of covering a frequency range with fmax/fmin≧2, and designs a frequency operating range of the corresponding frequency divider in the phase locked loop to achieve a simpler hardware architecture and a power-saving method for covering a frequency range of the frequency synthesizer for the required frequencies of the digital television signal. In the meantime, several switching varactors are designed in the VCO for the control and adjustment. Regardless of high and low frequencies, a variable VCO gain can be used for maintaining the same frequency change (or same slope), so as to maintain a stable value for the closed loop gain of the phase locked loop.
Although the present invention has been described with reference to the preferred embodiments thereof, it will be understood that the invention is not limited to the details thereof. Various substitutions and modifications have been suggested in the foregoing description, and others will occur to those of ordinary skill in the art. Therefore, all such substitutions and modifications are intended to be embraced within the scope of the invention as defined in the appended claims.
Number | Date | Country | Kind |
---|---|---|---|
96132032 | Aug 2007 | TW | national |