Claims
- 1. A variable frequency synthesizer comprising:
- a binary counter connected to a source of reference frequency signal for generating a first pulse with a duration corresponding to an integral multiple of the period of said reference frequency signal in response to a predetermined number of oscillations of said reference frequency signal;
- a variable frequency oscillator;
- a monostable device having a first input terminal connected to the output of said variable frequency oscillator and a second input terminal connected to said reference frequency source for generating a second pulse in response to each oscillation of the output signal from said variable frequency oscillator with a duration variable as a function of the period of said reference frequency signal;
- a differential integrator connected to be responsive to said first and second pulses for generating a voltage signal representative of the difference in duty cycle between said first and second pulses for application to the input of said variable frequency oscillator; and
- a variable resistance element having a manually adjustable, continuously variable resistance for varying said voltage signal, whereby the output signal of said oscillator is continuously variable as a function of the resistance of said variable resistance element.
- 2. A variable frequency synthesizer as claimed in claim 1, wherein said monostable device comprises:
- first bistable means for assuming a first binary state in response to the simultaneous presence of oscillations of said reference frequency signal and the output signal of said variable frequency oscillator;
- a second bistable means for assuming a first binary state, in the presence of the first binary state of said first bistable means, in response to the absence of the oscillation of said reference frequency signal; and
- counter means for generating a reset signal for resetting said first and second bistable means to a second binary state in response to a count of oscillations of said reference frequency signal generated in the presence of said first binary state of said second bistable means, said first binary state of said second bistable means corresponding to said second pulse.
- 3. A variable frequency synthesizer as claimed in claim 1, wherein said differential integrator comprises:
- a first smoothing circuit connected to the output of said binary counter for generating a first voltage signal having a voltage level proportional to the duty cycle of said first pulses;
- a second smoothing circuit connected to the output of said monostable device for generating a second voltage signal having a voltage level proportional to the duty cycle of said second pulses; and
- a differential amplifier having a first input terminal responsive to said first voltage signal and a second input terminal responsive to said second voltage signal to provide a differential output signal for application to the input of said variable frequency oscillator.
- 4. A variable frequency synthesizer as claimed in claim 3, wherein each of said first and second smoothing circuits comprises an identical resistor-capacitor network and a voltage dividing network connected to said resistor-capacitor network.
- 5. A variable frequency synthesizer as claimed in claim 4, wherein said variable resistance element is connected between said second smoothing circuit and the second input terminal of said differential amplifier, and wherein the voltage dividing network of the first smoothing circuit comprises first and second fixed-value resistances connected in a series circuit, and the voltage dividing network of the second smoothing circuit comprises third and fourth fixed-value resistances connected in a series circuit between the associated resistor-capacitor network and said variable resistance element, the combined resistance of said first and second resistances having an equal value to the combined resistance of said third and fourth resistances and said variable resistance element.
- 6. A variable frequency synthesizer as claimed in claim 4, wherein the resistance of said resistor-capacitor network of each of said first and second smoothing circuits is much smaller than the combined resistance of the respective voltage dividing network.
- 7. A variable frequency synthesizer as claimed in claim 4, further comprising a buffer amplifier connected between the resistor-capacitor network and the voltage dividing network of each smoothing circuit.
- 8. A variable frequency synthesizer as claimed in claim 7, wherein said buffer amplifier is a field-effect transistor.
- 9. A variable frequency synthesizer as claimed in claim 1, wherein said binary counter is a ring counter.
Priority Claims (1)
Number |
Date |
Country |
Kind |
51/159609 |
Dec 1976 |
JPX |
|
Parent Case Info
This is a division of application Ser. No. 865,120, filed Dec. 28, 1977 and now U.S. Pat. No. 4,207,539.
US Referenced Citations (6)
Divisions (1)
|
Number |
Date |
Country |
Parent |
865120 |
Dec 1977 |
|