L. A. Laurich et al., "Phase Lock Loop With Delay Line Oscillator", IBM Technical Disclosure Bulletin, vol. 13, No. 7, Dec. 1970, pp. 1863-1864. |
L. A. Laurich, "Phase Lock Loop With Variable Delay Line Oscillator", IBM Technical Disclosure Bulletin, vol. 13, No. 7, Dec. 1970, pp. 1861-1862. |
J. Sonntag et al., "A Monolithic CMOS 10MHz DPLL for Burst-Mode Data Retiming", ISSCC Dig. Tech. Papers, Feb. 16, 1990, pp. 194-195. |
B. Kim et al., "A 30-MHz Hybrid Analog/Digital Clock Recovery Circuit in 2-.mu.m CMOS", IEEE Journal of Solid-State Circuits, vol. 25, No. 6, Dec. 1990, pp. 1385-1394. |
M. Bazes et al., "A Novel CMOS Digital Clock and Data Decoder", IEEE Journal of Solid-State Circuits, vol. 27, No. 12, Dec. 1992, pp. 1934-1940. |
S. Miyazawa et al., "A BiCMOS PLL-Based Data Separator Circuit with High Stability and Accuracy", IEEE Journal of Solid-State Circuits, vol. 26, No. 2, Feb. 1991, pp. 116-121. |
T. H. Lee et al., "A 155-MHz Clock Recovery Delay-and Phase-Locked Loop", IEEE Journal of Solid-State Circuits, vol. 27, No. 12, Dec. 1992, pp. 1736-1746. |
F. Lu et al., "A 700-MHz 24-b Pipelined Accumulator in 1.2-.mu.m CMOS for Application as a Numerically Controlled Oscillator", IEEE Journal of Solid-State Circuits, vol. 28, No. 8, Aug. 1993, pp. 878-885. |
Floppy Disk Data Separator Design Guide for the DP8473, Application note No. 5, National Semiconductor Corporation, 1989, pp. 1-29. |