| T. Hirose, H. Kuriyama, S. Murakami, K. Yuzuriha, T. Mukai, K. Tsutsumi, Y. Nishimura, Y. Kohn, K. Anami, "A 20-ns 4-Mb CMOS SRAM with Hierachical Word Decoding Architecture", IEEE Journal of Solid-State Circuits, vol. 25, No. 5, Oct., 1990. |
| S. Aizaki, T. Shimizu, M. Ohkawa, K. Abe, A. Aizaki, M. Ando, O. Kudoh, I. Sasaki, "A 15ns 4-Mb CMOS SRAM", IEEE Journal of Solid-State Circuits, vol. 25, No. 5, Oct., 1990. |
| T. I. Chappel, B. A. Chappel, S. E. Schuster, J. W. Allan, S. P. Klepner, R. V. Joshi, R. L. Franch, "A 2-ns Cycle, 3.8-ns Access 512-kb CMOS ECL SRAM with a Fully Pipelined Architecture", IEEE Journal of Solid-State Circuits, vol. 26, No. 11, Nov., 1991. |
| D. Schmitt-Landsiecel, B. Hoppe, G. Neuendorf, W. Wurm, J. Winnerl, "Pipeline Architecture for Fast CMOS Buffer RAM's", IEEE Journal of Solid-State Circuits, vol. 25, No. 3, Jun., 1990. |
| J. Yuan, C. Svensson, "High-Speed CMOS Circuit Technique", IEEE Journal of Solid-State Circuits, vol. 24, No. 1, Feb., 1989. |
| D. W. Dobberpuhl e4t al., "A 200Mhz 64-b Dual-Issue CMOS Microprocessor", IEEE Journal of Solid-State Circuits, vol. 27, No. 11, Nov., 1992. |