Functional pathway configuration at a system/IC interface

Information

  • Patent Grant
  • 6552567
  • Patent Number
    6,552,567
  • Date Filed
    Friday, September 28, 2001
    23 years ago
  • Date Issued
    Tuesday, April 22, 2003
    21 years ago
Abstract
The present invention relates generally to functional pathway configurations at the interfaces between integrated circuits (ICs) and the circuit assemblies with which the ICs communicate. More particularly, the present invention relates generally to the functional pathway configuration at the interface between one or more semiconductor integrated circuit dice, including an IC package and the circuitry of a system wherein the integrated circuit dice is a digital signal controller. Even more particularly, the present invention relates to a 18, 28, 40, 44, 64 or 80 pin functional pathway configuration for the interface between the digital signal controller and the system in which it is embedded.
Description




FIELD OF THE INVENTION




The present invention relates generally to functional pathway configurations at the interfaces between integrated circuit (IC) packages and the circuit assemblies with which the IC packages communicate. More particularly, the present invention relates generally to the functional pathway configuration at the interface between one or more semiconductor integrated circuit dice and the circuitry of a system, wherein the integrated circuit dice is a digital signal controller. Even more particularly, the present invention relates to a 18, 28, 40, 44, 64 or 80 pin functional pathway configuration for the interface between a digital signal controller and the system in which it is embedded.




BACKGROUND OF THE INVENTION




The electronics industry is generally divided into two main segments: application products companies and semiconductor companies. The application products companies segment includes the companies that design, manufacture, and sell a wide variety of semiconductor-based goods. The semiconductor companies segment includes integrated circuit (IC) design companies (e.g., fabless companies which may design and/or sell semiconductor chips), foundries (e.g., companies that manufacture chips for others), and partially or fully integrated companies that may design, manufacture, package and/or market chips to application products companies.




There is a large range of semiconductor-based goods available across a broad spectrum of applications, e.g., goods which include one or more semiconductor devices, in applications ranging from manufactured printed circuit boards to consumer electronic devices (stereos, computers, toasters, microwave ovens, etc.) and automobiles (which, for example, include semiconductor devices in fuel injection, anti-lock brake, power windows and other on-board systems). Thus there also are a wide variety of semiconductor devices available to meet the various requirements of such products and applications.




Digital signal controllers are devices that incorporate digital signal processing features and microcontrollers into a single device. Digital signal controllers themselves may be considered digital signal processors, microcontrollers or microprocessors due to their hybrid nature. In general, these devices offer an attractive combination of performance, price and features that places them near the middle of the range between high end and low end digital signal processors and microprocessors/microcontrollers. Digital signal controllers are ideal for applications that demand a level of signal processing performance that may exceed that offered by a microcontroller but may be too low to justify the expense of a high speed digital signal processor.




In addition, digital signal controllers may offer a larger, more flexible instruction set with a pin out that is configurable to facilitate backward compatibility at the package level and instruction set level with earlier microcontrollers. This backward compatibility when present in the instruction set and/or the pin out tends to make digital signal controller devices and their features programmable by digital signal processor neophytes and helps ensure market penetration of such devices for a broad range of applications. Examples of applications for which digital signal controllers are particularly well suited include in motor control, soft modems, automotive body computers, speech recognition, echo cancellation and fingerprint recognition.




Typically, semiconductor integrated circuit companies that offer devices with digital signal processing capability provide the devices with a set of features and capabilities appropriate for a particular product or application. Thus, these digital signal processors or digital signal controllers may have a broad range of features and capabilities. Semiconductor companies tend to offer their customers a wide range of products incorporating digital signal processing capabilities to meet their customers' needs. For example, a semiconductor company may offer a family of products including a feature-rich “high-end” product (e.g., for automobile applications) and one or more “low-end” products including fewer features (e.g., for household appliance applications).




But while an end-user consumer, concerned only with whether a product works, might be indifferent as to the integrated circuit digital signal processor or controller included in a product, the product designer and manufacturer certainly are not. Product companies generally will expend great efforts to ensure that their products work properly and that consumers receive value and remain satisfied. Thus, product companies tend to select integrated circuit digital signal processors or controllers for use in an application based on their features and capabilities, not to mention costs and other factors.




In view of such circumstances, there tends to be vigorous competition among semiconductor companies for integrated circuit digital signal processor or controller “design wins.” In other words, at the design stage, when a products company is designing a product for a given application, semiconductor companies compete for having their digital signal processor or controller included in the product. Once a product company establishes a design and sets the functional pathway configuration for the interface between a digital signal controller and the system in which it is embedded, the product company is less likely to change the configuration to accommodate another integrated circuit digital signal controller having a different functional pathway configuration. Such configuration changes typically result in increased costs for the product company due to the system having to be re-designed in which the integrated circuit digital signal controller is embedded.




While there are a number of factors involved in any decision to award a design win, one such factor comprises a semiconductor company's product “roadmap.” Over time, end-user consumers generally tend to favor future generation consumer products having increased features at lower costs. Accordingly, product companies evaluating integrated circuit digital signal controller products of two or more semiconductor companies today will consider whether the particular solutions being offered now will allow them to migrate easily from a basic first generation design to an enhanced future generation design having increased capabilities and features. Such migration—without the products company incurring extensive system re-design costs—in general is necessary if the products company is to offer the future generation products that consumers typically demand.




Accordingly, there remains a need for a simple and convenient functional pathway configuration for the interface between an integrated circuit digital signal controller and the system in which the digital signal controller is embedded, e.g., that tends to promote increased performance with lower costs.




SUMMARY OF THE INVENTION




The present invention may address one or more of the problems set forth above. Certain aspects of the present invention are set forth below as examples. It should be understood that such aspects are presented simply to provide the reader with a brief summary of certain forms the invention might take, and that these aspects are not intended to limit the scope of the invention. Indeed, the invention may encompass a variety of aspects that may not be explicitly set forth below but that naturally follow from the examples and principles described herein.




In one embodiment of the present invention, a functional pathway configuration at the interface between an integrated circuit (IC) digital signal controller and the circuit assembly with which the IC digital signal controller communicates is provided. In a further embodiment, a functional pathway configuration at the interface between a digital signal controller and the circuitry of a system including one or more semiconductor dice.




In accordance with the present invention, in one embodiment a system including the IC digital signal controller may, advantageously, comprise an IC device having a plurality of digital inputs and outputs, clock inputs, one or more analog inputs, one or more analog outputs, and is adapted for connection to power (V


DD


) and ground (V


SS


).




In one aspect, the present invention comprises an IC device including a plurality of connections or “pins.” Advantageously, at least one pin comprises a power connection, at least one pin comprises a ground connection, and the remaining pins are input, output or input/output (I/O) connections, wherein each pin may have one or more associated functions. The pins may be analog, digital, mixed-signal (can be analog or digital). Some pins advantageously may be multiplexed with one or more alternate functions for the peripheral features on the IC device so that in general when a function is enabled that particular pin may not be used, for example, as a general purpose I/O pin.




In one embodiment, an IC device in accordance with the present invention advantageously includes 18, 28, 40, 44, 64 or 80 connections or pins. Each pin may be adapted and described according to the function(s) dedicated to the connection, so that all or a portion of the connections together define a functional pathway configuration at the interface between the digital signal controller and the system in which the digital signal controller may be embedded.




In accordance with the present invention, and depending upon the particular application involved, the integrated circuit, with which a system interfaces, may comprise a packaged IC. Examples of types of packaging include a dual in-line package (DIP), which may comprise molded plastic dual in-line package (PDIP) or ceramic dual in-line package (CERDIP); micro lead frame (MLF); pin grid arrays (PGAs); ball grid arrays (BGAs); quad packages; thin packages, such as flat packs (FPs), thin small outline packages (TSOPs), shrink small outline package (SSOP), small outline IC (SOIC) or ultrathin packages (UTPs); lead on chip (LOC) packages; chip on board (COB) packages, in which the chip is bonded directly to a printed-circuit board (PCB); and thin quad flat pack (TQFP) packages which are generally square with pins on all sides; and others. However, for the sake of clarity and convenience only, and without limitation as to the scope of the present invention, reference will be made herein primarily to SOIC, SDIP, PDIP and TQFP ICs.











BRIEF DESCRIPTION OF THE DRAWINGS




Further objects and advantages of the present invention will become apparent upon reading the following detailed description and upon referring to the accompanying drawings in which:





FIGS. 1



a


-


1




f


are diagrams illustrating exemplary embodiments of 18-pin, 28-pin, 40-pin, 44-pin, 64-pin and 80-pin IC digital signal controllers, respectively, including a functional pathway configuration for the interface between the IC digital signal controller and a system in which it is embedded, in accordance with the present invention, which is well suited for sensor and general purpose controller applications and





FIGS. 2



a


-


2




e


are diagrams illustrating exemplary embodiments of 28-pin, 40-pin, 44-pin, 64-pin and 80-pin IC digital signal controllers, respectively, including a functional pathway configuration for the interface between the IC digital signal controller and a system in which it is embedded, in accordance with the present invention, which is well suited for power conversion and motor control applications.











DETAILED DESCRIPTION OF SPECIFIC EMBODIMENTS




For the sake of clarity and convenience, aspects of the present invention are described in the context of various embodiments typically used in applications generally involving processors with digital signal processing capabilities including digital signal controllers, examples of which are set forth herein. An exemplary family of digital signal controllers may be those available from Microchip Technology Incorporated under the name dsPIC. Exemplary product briefs are attached hereto as Appendix B and incorporated by reference herein for all purposes.




Table 1, appended to the end of the specification, describes an exemplary embodiment of the various functional pathways on an exemplary IC digital signal controller. For each functional pathway, Table 1 describes in exemplary the corresponding function of the pathway and whether it is an input, input/output, analog or power pathway. The exact pin and function names used in any particular embodiment or application may also vary depending upon the naming convention(s) selected. The embodiment described in Table 1 in general may be suited for applications requiring digital signal processing functionality. An embodiment of each functional pathway is also set forth illustratively in more detail in the Appendix A annexed hereto and incorporated by reference herein. Each description set forth in Appendix A is merely exemplary and it will be understood that changes may be made in implementation without departing in scope from the functions as broadly recited.




Each of the pins depicted in the Figures is advantageously adapted with circuitry for a digital signal controller whose configuration may be programmable (e.g., storage registers, microcontrollers, microprocessors, application specific integrated circuits (ASIC), programmable gate arrays (PGA), phase-locked-loop, frequency divider and other devices and/or combinations thereof) is programmed with firmware, to be dedicated to the functions as listed illustratively in Table 1 and in the Appendix A annexed hereto. Of course the exact form of the circuitry and/or firmware used to create such functionality and adapt such pins may vary depending upon the particular application involved. Without limitation as to the scope of the present invention, for the sake of clarity and convenience reference is made herein to a firmware embodiment of the present invention.





FIGS. 1



a


-


1




f


are diagrams illustrating exemplary embodiments of 18-pin, 28-pin, 40-pin, 44-pin, 64-pin and 80-pin IC digital signal controllers, respectively, including a functional pathway configuration for the interface between the IC digital signal controller and a system in which it is embedded, in accordance with the present invention, which is well suited for sensor and general purpose controller applications.





FIGS. 2



a


-


2




e


are diagrams illustrating exemplary embodiments of 28-pin, 40-pin, 44-pin, 64-pin and 80-pin IC digital signal controllers, respectively, including a functional pathway configuration for the interface between the IC digital signal controller and a system in which it is embedded, in accordance with the present invention, which is well suited for power conversion and motor control applications.





FIGS. 1



a


-


1




f


and


2




a


-


2




e


, depict exemplary embodiments in accordance with the present invention in connection with a plastic small outline integrated circuit (SOIC), molded plastic dual in-line package (PDIP) and thin quad flat pack (TQFP) packages which are generally square with pins on all sides. The embodiments of

FIGS. 1



a


-


1




f


and


2




a


-


2




e


depict functional pathway configurations for interfacing between the digital signal controllers and systems in which the IC digital signal controller are embedded. Each embodiment of a particular functional pathway configuration may be implemented with a variety of different digital signal controller configurations that have, for example, variations in the types and amount of memory. When the functional pathways are different between devices, the differences may reflect differences in peripherals or core functionality between the devices.




As depicted in

FIGS. 1



a


-


1




f


and


2




a


-


2




e


, the microcontroller is in general functionally configured with a plurality of bi-directional input-outputs (I/O), some or all of which may be capable of multiple functions, e.g., reset, clock buffer, crystal oscillator, crystal frequency output, serial programming data input and serial programming data clock. In addition pin connections are provided for analog input signals, digital inputs/output signals, power, ground and other signals.




In the SOIC and PDIP packages or other substantially non-square packages, the connection pins associated with the digital signal controller preferably are grouped together on both sides of a vertical axis along a length of a portion of the package (as opposed to across the package). In TQFP packages, the connection pins associated with the digital signal controller preferably are distributed around the four edges of the TQFP package. A configuration including such a feature advantageously increases the ability to simplify routing for system board design and integrated circuit digital signal controller placement therein. Such advantage may prove beneficial in some cases, e.g., to an applications engineer in situations where partitioning of the printed circuit board in which the microcontroller is to be mounted would prove to be advantageous.




In the embodiments shown, the locations of the analog signal AN


1


-ANX pins are generally positioned in a group of adjacent pins. In addition, separate analog power and ground pins AVdd and Avss, respectively, are included which are separate and distinct from power and ground pins used to power digital circuitry Vdd and Vss. The AVdd and AVss analog power pins are also generally positioned next to each other in one corner of the package to minimize digital noise coupling into the pins from adjacent pins and also to facilitate connecting isolated analog power and ground signals wired within a PCB to these analog power pins. The power supply pins, V


DD


and Vss are proportional in number to the number of pins on the package. In general, in low pin number packages, there is one set of Vdd and Vss pins which are placed on either side of the package in the center of the package. This placement helps reduce switching noise coupled between adjacent signal pins of the packages. When additional sets of Vdd and Vss pins are present, pins are grouped on the other sides of the IC package.




As illustrated in

FIGS. 1



a


-


1




f


and


2




a


-


2




e


, some of the pins associated with the digital signal controller may be grouped together for simplification of board layout and signal integrity when there is no possibility of conflict between the signals or when possible conflicts are known and are managed through the multiplexing scheme. An example of pin multiplexing, the OSC


1


/CLKIN functional pathways are adapted for coupling as an oscillator crystal input or external clock input of the system and the OSC


2


/CLKOUT functional pathways are adapted for coupling as an oscillator crystal input or external clock output. Numerous other pin multiplexing schemes may be implemented and are shown in

FIGS. 1



a


-


1




f


and

FIGS. 2



a


-


2




e.






The present invention has been described in terms of exemplary embodiments. In accordance with the present invention, changes may be made to those exemplary embodiments consistent with the principles elaborated in the application and appendices without departing from the spirit and scope of the invention. For example, functions described in table 1 may be selected and realized in a package in any particular order desired based on the functional pathway configuration desired consistent with any constraints described herein and the spirit and scope of the invention. No limitations are intended to the details or construction or design shown herein, other than as described in the claims appended hereto. Thus, it should be clear that the specific embodiments disclosed above may be altered and modified, and that all such variations and modifications are within the spirit and scope of the present invention as set forth in the claims appended hereto.


















Input/Output/







PIN NO./NAME




Power




DESCRIPTION OF PIN FUNCTION











Vdd




Power




Power signal.






Vss




Power




Ground signal.






Avdd




Analog Power




Analog power signal.






Avss




Analog Power




Analog ground signal.






PWM0-PWM5




Output




Pulse width modulation






T0CK-T5CK




Input




Timer external clock






SCK1-SCK2




Input/Output




Serial comm. port clock






SDI1-SDI2




Input




Serial comm. port input






SS2




Input




Serial comm. port select






MCLR




Input




Reset input






PA0-PA5




Input/Output




General purpose digital I/O






FLTA-FLTB




Input




Motor control fault






QEA-QEB




Input




Quadrature encoder inputs






INDX




Input




Quadrature encoder index






AN0-AN15




Analog




Analog voltage inputs






VREF−, VREF+




Analog




Analog voltage reference






U2RTS, U2CTS




Output




Serial UART control






IC1-IC8




Input




Event capture inputs






U1RX-U2RX




Input




Serial UART input






U1TX-U2TX




Output




Serial UART output






SDO1-SDO2




Output




Serial comm. port output






ITD1




Input/Output




IIC data






ICK1




Input/Output




IIC clock






OSC1/CLKIN




Input




Primary oscillator input






OSC2/CLKO




Output




Primary oscillator output






INT0-INT4




Input




Process interrupt






OC1-OC8




Output




Event generator






SOSC1-SOSC2




Input/Output




Secondary Oscillator






CRX1-CRX2




Input




CAN bus receiver






CTX1-CTX2




Output




CAN bus transmitter






CSCK




Input/Output




Codec clock






CSDI




Input




Codec data input






CSDO




Output




Codec data output






COFS




Input/Output




Codec frame clock






UPDN




Input




Quadrature encoder index pulse






CN0-CN23




Input/Output




Input change notification






OCFA-OCFB




Analog




Input pin fault protection - PWM













Claims
  • 1. An integrated circuit (IC) functional pathway configuration as shown in FIG. 1a.
  • 2. An integrated circuit (IC) functional pathway configuration as shown in FIG. 1b.
  • 3. An integrated circuit (IC) functional pathway configuration as shown in FIG. 1c.
  • 4. An integrated circuit (IC) functional pathway configuration as shown in FIG. 1d.
  • 5. An integrated circuit (IC) functional pathway configuration as shown in FIG. 1e.
  • 6. An integrated circuit (IC) functional pathway configuration as shown in FIG. 2a.
  • 7. An integrated circuit (IC) functional pathway configuration as shown in FIG. 2b.
  • 8. An integrated circuit (IC) functional pathway configuration as shown in FIG. 2c.
  • 9. An integrated circuit (IC) functional pathway configuration as shown in FIG. 2d.
  • 10. An integrated circuit (IC) functional pathway configuration as shown in FIG. 2e.
US Referenced Citations (101)
Number Name Date Kind
3781810 Downing Dec 1973 A
4398244 Chu et al. Aug 1983 A
4472788 Yamazaki Sep 1984 A
4481576 Bicknell Nov 1984 A
4488252 Vassar Dec 1984 A
4511990 Hagiwara et al. Apr 1985 A
4556938 Parker et al. Dec 1985 A
4626988 George Dec 1986 A
4730248 Watanabe et al. Mar 1988 A
4782457 Cline Nov 1988 A
4807172 Nukiyama Feb 1989 A
4829420 Stahle May 1989 A
4829460 Ito May 1989 A
4839846 Hirose et al. Jun 1989 A
4872128 Shimizu Oct 1989 A
4882701 Ishii Nov 1989 A
4941120 Brown et al. Jul 1990 A
4943940 New Jul 1990 A
4959776 Deerfield et al. Sep 1990 A
4977533 Miyabayashi et al. Dec 1990 A
4984213 Abdoo et al. Jan 1991 A
5007020 Inskeep Apr 1991 A
5012441 Retter Apr 1991 A
5032986 Pathak et al. Jul 1991 A
5038310 Akagiri et al. Aug 1991 A
5056004 Ohde et al. Oct 1991 A
5099445 Studor et al. Mar 1992 A
5101484 Kohn Mar 1992 A
5117498 Miller et al. May 1992 A
5122981 Taniguchi Jun 1992 A
5155823 Tsue Oct 1992 A
5197023 Nakayama Mar 1993 A
5197140 Balmer Mar 1993 A
5206940 Murakami et al. Apr 1993 A
5212662 Cocanougher et al. May 1993 A
5276634 Suzuki et al. Jan 1994 A
5282153 Bartkowiak et al. Jan 1994 A
5327543 Miura et al. Jul 1994 A
5327566 Forsyth Jul 1994 A
5379240 Byrne Jan 1995 A
5448703 Amini et al. Sep 1995 A
5448706 Fleming et al. Sep 1995 A
5463749 Wertheizer et al. Oct 1995 A
5469377 Amano Nov 1995 A
5471600 Nakamoto Nov 1995 A
5497340 Uramoto et al. Mar 1996 A
5499380 Iwata et al. Mar 1996 A
5548544 Matheny et al. Aug 1996 A
5568412 Han et al. Oct 1996 A
5596760 Ueda Jan 1997 A
5600813 Nakagawa et al. Feb 1997 A
5619711 Anderson Apr 1997 A
5642516 Hedayat et al. Jun 1997 A
5689693 White Nov 1997 A
5694350 Wolrich et al. Dec 1997 A
5696711 Makineni Dec 1997 A
5706460 Craig et al. Jan 1998 A
5715470 Asano et al. Feb 1998 A
5737570 Koch Apr 1998 A
5740419 Potter Apr 1998 A
5748516 Goddard et al. May 1998 A
5764555 McPherson et al. Jun 1998 A
5774711 Henry et al. Jun 1998 A
5778416 Harrison et al. Jul 1998 A
5790443 Shen et al. Aug 1998 A
5808926 Gorshtein et al. Sep 1998 A
5813439 Hansen Sep 1998 A
5825730 Nishida et al. Oct 1998 A
5826096 Baxter Oct 1998 A
5828875 Halvarsson et al. Oct 1998 A
5862065 Muthusamy Jan 1999 A
5880984 Burchfiel et al. Mar 1999 A
5892697 Brakefield Apr 1999 A
5892699 Duncan et al. Apr 1999 A
5894428 Harada Apr 1999 A
5909385 Nishiyama et al. Jun 1999 A
5917741 Ng Jun 1999 A
5930159 Wong Jul 1999 A
5930503 Drees Jul 1999 A
5938759 Kamijo Aug 1999 A
5941940 Prasad et al. Aug 1999 A
5943249 Handlogten Aug 1999 A
5951627 Kiamilev et al. Sep 1999 A
5951679 Anderson et al. Sep 1999 A
5991787 Abel et al. Nov 1999 A
5996067 White Nov 1999 A
6009454 Dummermuth Dec 1999 A
6014723 Tremblay et al. Jan 2000 A
6026489 Wachi et al. Feb 2000 A
6044392 Anderson et al. Mar 2000 A
6044434 Oliver Mar 2000 A
6058409 Kozaki et al. May 2000 A
6058410 Sharangpani May 2000 A
6058464 Taylor May 2000 A
6061780 Shippey et al. May 2000 A
6076154 Van Eijndhoven et al. Jun 2000 A
6101521 Kosiec Aug 2000 A
6115732 Oberman et al. Sep 2000 A
6128728 Dowling Oct 2000 A
6134574 Oberman et al. Oct 2000 A
6145049 Wong Nov 2000 A