The present invention relates to a non-volatile memory cell, and more particularly to a fuse-type one time programming memory cell and an associated cell array.
As is well known, a non-volatile memory is able to continuously retain data after the supplied power is interrupted. Generally, after the non-volatile memory leaves the factory, the user may program the non-volatile memory in order to record data into the non-volatile memory.
According to the number of times the non-volatile memory is programmed, the non-volatile memories may be classified into a multi-time programming memory (also referred as a MTP memory), a one time programming memory (also referred as an OTP memory) and a mask read only memory (also referred as a Mask ROM).
Generally, the MTP memory can be programmed many times, and the stored data of the MTP memory can be modified many times. On the contrary, the OTP memory can be programmed once. After the OTP memory is programmed, the stored data fails to be modified. Moreover, after the Mask ROM leaves the factory, all stored data have been recorded therein. The user is only able to read the stored data from the Mask ROM, but is unable to program the Mask ROM.
Moreover, depending on the characteristics, the OTP memories may be classified into two types, i.e., a fuse-type OTP memory and an antifuse-type OTP memory. Before a memory cell of the fuse-type OTP memory is programmed, the memory cell has a low-resistance storage state. After the memory cell of the fuse-type OTP memory is programmed, the memory cell has a high-resistance storage state. On the other hand, the memory cell of the antifuse-type OTP memory has the high-resistance storage state before programmed, and the memory cell of the antifuse-type OTP memory has the low-resistance storage state after programmed.
As shown in
A metal layer is formed over the semiconductor substrate 110. The metal layer is divided into three separate metal areas 152, 154 and 156. The first metal area 152 is served as a source line SL. The second metal area 154 is served as a bit line BL. The third metal area 156 is served as a word line WL. Moreover, plural contact holes are arranged between the first metal area 152 and the first doped region 120, and a metallic material is filled into the contact holes. Consequently, plural metal lines 122 and 124 are formed. In other words, the metal lines 122 and 124 are connected between the first metal area 152 and the first doped region 120. Similarly, a metal line 132 is connected between the second metal area 154 and the second doped region 130, and a metal line 148 is connected between the third metal area 156 and the gate layer 140.
As shown in
Moreover, plural fuse-type OTP memory cells with the structure identical to the fuse-type OTP memory cell 100 of
The fuse-type OTP memory cells c11˜c14 in the first row of the OTP cell array 170 are connected with word lines WL1˜WL4, source lines SL1˜SL2 and a bit line BL1. The first terminal of the fuse-type OTP memory cell c11 is connected with the source line SL1. The control terminal of the fuse-type OTP memory cell c11 is connected with the word line WL1. The second terminal of the fuse-type OTP memory cell c11 is connected with the bit line BL1. The first terminal of the fuse-type OTP memory cell c12 is connected with the source line SL1. The control terminal of the fuse-type OTP memory cell c12 is connected with the word line WL2. The second terminal of the fuse-type OTP memory cell c12 is connected with the bit line BL1. The first terminal of the fuse-type OTP memory cell c13 is connected with the source line SL2. The control terminal of the fuse-type OTP memory cell c13 is connected with the word line WL3. The second terminal of the fuse-type OTP memory cell c13 is connected with the bit line BL1. The first terminal of the fuse-type OTP memory cell c14 is connected with the source line SL2. The control terminal of the fuse-type OTP memory cell c14 is connected with the word line WL4. The second terminal of the fuse-type OTP memory cell c14 is connected with the bit line BL1.
The fuse-type OTP memory cells c21˜c24 in the second row of the OTP cell array 170 are connected with the word lines WL1˜WL4, the source lines SL1˜SL2 and a bit line BL2. The relationships between these memory cells are not redundantly described herein.
It is noted that the OTP cell array 170 is not restricted to the 2×4 cell array. That is, the OTP cell array may be an M×N cell array, wherein M and N are positive integers.
After the OTP cell array 170 is fabricated, all of the fuse-type OTP memory cells c11˜c24 are in a low-resistance storage state. By providing proper bias voltages to the OTP cell array 170, a program operation and a read operation can be performed on any fuse-type OTP memory cell of the OTP cell array 170.
As shown in
Consequently, when the program current Ip flows through the metal line 132, the current density on the metal line 132 is high enough to burn out the metal line 132. That is, the fuse element RF is burnt out. Under this circumstance, the region between the bit line BL and the second doped region 130 is in an open state corresponding to the high resistance. That is, after being programmed, the fuse-type OTP memory cell 100 is in the high-resistance storage state (e.g., in
As shown in
As shown in
In other words, the storage state of the fuse-type OTP memory cell 100 can be judged according to the magnitude of the read current Ir during the read operation. If the read current Ir is higher, it is determined that the fuse-type OTP memory cell 100 is in the low-resistance storage state. Whereas, if the read current Ir is nearly zero, it is determined that the fuse-type OTP memory cell 100 is in the high-resistance storage state.
However, due to the variation of the semiconductor manufacturing process, the conventional fuse-type OTP memory cell still has some drawbacks. For example, during the program operation, it is unable to predict the burnt position of the metal line 132 (i.e., the fuse element RF). Consequently, the fuse-type OTP memory cell is possibly damaged, or the associated cell array possibly fails. The reasons will be described as follows.
According to the standard semiconductor manufacturing process, the distance L between the gate structure of the switch transistor MS and the metal line 132 is approximately in the range between 0.05 μm and 0.15 μm. That is, the distance L between the gate structure of the switch transistor MS and the metal line 132 is very short. If the position A of the metal line 132 is burnt out after the program operation, the possibly of causing damage of the gate oxide layer 142 increases. Consequently, a large leakage current is generated in the region between the gate layer 140 and the semiconductor substrate 110. During the read operation, the word line WL generates a large leakage current, and the storage state of the fuse-type OTP memory cell 100 is erroneously judged.
For solving the above problems, the structure of the switch transistor MS is specially designed. For example, the distance L between the gate structure of the switch transistor MS and the metal line 132 is increased to be longer than 0.15 μm (e.g., 0.2 μm). Consequently, the drawbacks resulting from the burnt position A of the metal line 132 are effectively eliminated. However, the modification of the switch transistor MS may increase the size of the fuse-type OTP memory cell 100.
Please refer to
An embodiment of the present invention provides a fuse-type one time programming memory cell. The fuse-type one time programming memory cell includes a semiconductor substrate, a switch element, a first metal layer, a second metal layer and a third metal layer. A first terminal of the switch element and a second terminal of the switch element are formed in the semiconductor substrate. The first metal layer is located over the semiconductor substrate. The first metal layer includes a first metal area and a second metal area. Moreover, W metal lines are connected between the first metal area of the first metal layer and the first terminal of the switch element, and X metal lines are connected between the second metal area of the first metal layer and the second terminal of the switch element. The second metal layer located over the first metal layer. The second metal layer includes a metal area. Moreover, Y metal lines are connected between the second metal area of the first metal layer and the metal area of the second metal layer, and the Y metal lines are served as a fuse element. The third metal layer is located over the second metal layer. The third metal layer includes a metal area. Moreover, Z metal lines are connected between the metal area of the second metal layer and the metal area of the third metal layer. A total cross section area of the Y metal lines is smaller than a total cross section area of the W metal lines, the total cross section area of the Y metal lines is smaller than a total cross section area of the X metal lines, and the total cross section area of the Y metal lines is smaller than to total cross section area of the Z metal lines, wherein W, X, Y and Z are positive integers.
Numerous objects, features and advantages of the present invention will be readily apparent upon a reading of the following detailed description of embodiments of the present invention when taken in conjunction with the accompanying drawings. However, the drawings employed herein are for the purpose of descriptions and should not be regarded as limiting.
The above objects and advantages of the present invention will become more readily apparent to those ordinarily skilled in the art after reviewing the following detailed description and accompanying drawings, in which:
In the standard semiconductor manufacturing process, plural metal layers are formed over the semiconductor substrate as the media for transferring power and signals. In accordance with the present invention, the fuse element is connected between two of the plural metal layers. Consequently, the fuse-type OTP memory cell can be programmed successfully. In addition, the problems of causing the damage of the fuse-type OTP memory cell or the failure of the OTP cell array can be avoided.
As shown in
Moreover, plural metal layers are formed over the semiconductor substrate 410. In this embodiment, the plural metal layers include three metal layers.
The first metal layer is divided into three separate metal areas 452, 454 and 456. The first metal area 452 is served as a source line SL. The second metal area 454 is served as a first terminal of the fuse element RF. The third metal area 456 is served as a word line WL.
Moreover, plural contact holes are arranged between the first metal area 452 and the first doped region 420, and a metallic material is filled into the contact holes. Consequently, plural metal lines 422 and 424 are formed. In other words, the metal lines 422 and 424 are connected between the first metal area 452 and the first doped region 420. Similarly, plural metal lines 432 and 434 are connected between the second metal area 454 and the second doped region 430, and a metal line 448 is connected between the third metal area 456 and the gate layer 440. In other words, the first drain/source terminal of the switch transistor MS is connected with the source line SL, the gate terminal of the switch transistor MS is connected with the word line WL, and the second drain/source terminal of the switch transistor MS is connected with the first terminal of the fuse element RF.
The second metal layer is also located over the semiconductor substrate 410. Especially, the second metal layer is located over the first metal layer. The second metal layer comprises a metal area 460. The metal area 460 is served as the second terminal of the fuse element RF. Moreover, a contact hole is arranged between the second metal area 454 of the first metal layer and the metal area 460 of the second metal layer, and a metallic material is filled into the contact hole. Consequently, a metal line 462 is formed. In other words, the metal line 462 is connected between the second metal area 454 of the first metal layer and the metal area 460 of the second metal layer. Moreover, the metal line 462 can be considered as a low-resistance fuse element RF.
The third metal layer is also located over the semiconductor substrate 410. Especially, the third metal layer is located over the second metal layer. The third metal layer comprises a metal area 470. The metal area 470 is served as a bit line BL. Moreover, plural metal lines 472 and 474 are connected between the metal area 460 of the second metal layer and the metal area 470 of the third metal layer. In other words, the second terminal of the fuse element RF is connected with the bit line BL.
The equivalent circuit of the fuse-type OTP memory cell 400 of this embodiment is identical to that of the fuse-type OTP memory cell 100 of
Moreover, a current path of a program current Ip is formed between the source line SL and the bit line BL. In the current path of the program current Ip, the region between the second metal area 454 of the first metal layer and the metal area 460 of the second metal layer has the lowest number of metal lines. Take the fuse-type OTP memory cell 400 as an example. A single metal line 462 is connected between the second metal area 454 of the first metal layer and the metal area 460 of the second metal layer. Two metal lines 422 and 424 are connected between the first metal area 452 of the first metal layer and the first doped region 420. Two metal lines 432 and 434 are connected between the second metal area 454 of the first metal layer and the second doped region 430. Two metal lines 472 and 474 are connected between the metal area 460 of the second metal layer and the metal area 470 of the third metal layer.
As shown in
Consequently, when the program current Ip flows through the metal line 462, the current density on the metal line 462 is the highest, so that the metal line 462 is burnt out. That is, the fuse element RF is burnt out. Under this circumstance, the region between the second metal area 454 of the first metal layer and the metal area 460 of the second metal layer is in an open state corresponding to the high resistance. That is, after being programmed, the fuse-type OTP memory cell 400 is in the high-resistance storage state (e.g., in
By providing proper bias voltages as shown in
As shown in
According to the specifications of the standard semiconductor manufacturing process, the withstanding current of the metal line in each contact hole should be lower than an upper limit (e.g., 30 μA). For preventing from the damage of the fuse element RF during the read operation, the fuse element RF is composed of plural metal lines.
Similarly, plural metal layers are formed over the semiconductor substrate 410. In this embodiment, the plural metal layers include three metal layers.
The first metal layer is divided into three separate metal areas 652, 654 and 656. The first metal area 652 is served as a source line SL. The second metal area 654 is served as a first terminal of the fuse element RF. The third metal area 656 is served as a word line WL.
Moreover, plural contact holes are arranged between the first metal area 652 and the first doped region 420, and a metallic material is filled into the contact holes. Consequently, plural metal lines 622, 624 and 626 are formed. In other words, the metal lines 622, 624 and 626 are connected between the first metal area 652 and the first doped region 420. Similarly, plural metal lines 632, 634 and 636 are connected between the second metal area 454 and the second doped region 430, and a metal line 648 is connected between the third metal area 656 and the gate layer 440.
The second metal layer is also located over the semiconductor substrate 410. Especially, the second metal layer is located over the first metal layer. The second metal layer comprises a metal area 660. The metal area 660 is served as the second terminal of the fuse element RF. In this embodiment, plural metal lines 662 and 664 are connected between the second metal area 654 of the first metal layer and the metal area 660 of the second metal layer. Since the metal lines 662 and 664 are connected with each other in parallel, the parallel-connected metal lines 662 and 664 can be considered as a low-resistance fuse element RF.
The third metal layer is also located over the semiconductor substrate 410. Especially, the third metal layer is located over the second metal layer. The third metal layer comprises a metal area 670. The metal area 670 is served as a bit line BL. Moreover, plural metal lines 672, 674 and 676 are connected between the metal area 660 of the second metal layer and the metal area 670 of the third metal layer.
Moreover, a current path of a program current is formed between the source line SL and the bit line BL. In the current path, the region between the second metal area 654 of the first metal layer and the metal area 660 of the second metal layer has the lowest number of metal lines (i.e., the metal lines 662 and 664). Take the fuse-type OTP memory cell 600 as an example. The two metal lines 662 and 664 are connected between the second metal area 654 of the first metal layer and the metal area 660 of the second metal layer. Three metal lines 622, 624 and 626 are connected between the first metal area 652 of the first metal layer and the first doped region 420. Three metal lines 632, 634 and 636 are connected between the second metal area 654 of the first metal layer and the second doped region 430. Three metal lines 672, 674 and 676 are connected between the metal area 660 of the second metal layer and the metal area 670 of the third metal layer.
In case that the cross section areas of the metal lines 622, 624, 626, 632, 634, 636, 662, 664, 672, 674 and 676 are equal, the magnitude of the current flowing through the metal lines 662 and 664 is the largest during the program operation. After the program operation is completed, the metal lines 662 and 664 are burnt out. That is, the fuse element RF is burnt out. Under this circumstance, the region between the second metal area 654 of the first metal layer and the metal area 660 of the second metal layer is in an open state corresponding to the high resistance.
Of course, the structure of the fuse-type OTP memory cell 600 may be modified. For example, in another embodiment, W metal lines are connected between the first metal area 652 of the first metal layer and the first doped region 420, X metal lines are connected between the second metal area 654 of the first metal layer and the second doped region 430, Y metal lines are connected between the second metal area 654 of the first metal layer and the metal area 660 of the second metal layer, and Z metal lines are connected between the metal area 660 of the second metal layer and the metal area 670 of the third metal layer. The cross section areas of all metal lines are equal. Moreover, Y is smaller than W, Y is smaller than X, and Y is smaller than Z, wherein W, X, Y and Z are positive integers.
It is noted that numerous modifications and alterations may be made while retaining the teachings of the invention. For example, in another embodiment, the cross section areas of these metal lines are different. Under this circumstance, W, X, Y and Z are arbitrary positive integers. However, the total cross section area of the Y metal lines is the smallest. That is, the total cross section area of the Y metal lines is smaller than the total cross section area of the W metal lines, the total cross section area of the Y metal lines is smaller than the total cross section area of the X metal lines, and the total cross section area of the Y metal lines is smaller than the total cross section area of the Z metal lines.
In some other embodiments, the switch transistor of the fuse-type OTP memory cell is replaced by a switch diode.
A doped region 730 is formed in a surface of a semiconductor substrate 710. The semiconductor substrate 710 and the doped region 730 are made of different type semiconductor materials. For example, the doped region 730 is a P-type doped region, and the semiconductor substrate 710 is an N-type semiconductor substrate. That is, the switch diode DS is formed between the semiconductor substrate 710 and the doped region 730.
Moreover, plural metal layers are formed over the semiconductor substrate 710. In this embodiment, the plural metal layers include three metal layers.
The first metal layer is divided into two separate metal areas 752 and 754. The first metal area 752 is served as a bit line BL. The second metal area 754 is served as a first terminal of the fuse element RF.
Moreover, plural contact holes are arranged between the first metal area 752 and the semiconductor substrate 710, and a metallic material is filled into the contact holes. Consequently, plural metal lines 722 and 724 are formed. In other words, the metal lines 722 and 724 are connected between the first metal area 752 and the semiconductor substrate 710. Similarly, plural metal lines 732 and 734 are connected between the second metal area 754 and the doped region 730. In other words, the first terminal of the switch diode DS is connected with the bit line BL, and the second terminal of the switch diode DS is connected with the first terminal of the fuse element RF.
The second metal layer is also located over the semiconductor substrate 710. Especially, the second metal layer is located over the first metal layer. The second metal layer comprises a metal area 760. The metal area 760 is served as the second terminal of the fuse element RF. Moreover, a contact hole is arranged between the second metal area 754 of the first metal layer and the metal area 760 of the second metal layer, and a metallic material is filled into the contact hole. Consequently, a metal line 762 is formed. In other words, the metal line 762 is connected between the second metal area 754 of the first metal layer and the metal area 760 of the second metal layer. Moreover, the metal line 762 can be considered as a low-resistance fuse element RF.
The third metal layer is also located over the semiconductor substrate 710. Especially, the third metal layer is located over the second metal layer. The third metal layer comprises a metal area 770. The metal area 770 is served as a word line WL. Moreover, plural metal lines 772 and 774 are connected between the metal area 760 of the second metal layer and the metal area 770 of the third metal layer. In other words, the second terminal of the fuse element RF is connected with the word line WL.
Moreover, a current path of a program current is formed between the bit line BL and the word line WL. In the current path, the region between the second metal area 754 of the first metal layer and the metal area 760 of the second metal layer has the lowest number of metal lines (i.e., the metal line 762). In case that the cross section areas of the metal lines 722, 724, 732, 734, 762, 772 and 774 are equal, the magnitude of the current flowing through the metal line 762 is the largest during the program operation. After the program operation is completed, the metal line 762 is burnt out. That is, the fuse element RF is burnt out. Under this circumstance, the fuse-type OTP memory cell 700 is in the high-resistance storage state.
As shown in
Moreover, plural fuse-type OTP memory cells with the structure identical to the fuse-type OTP memory cell 700 of
The fuse-type OTP memory cells c11˜c12 in the first row of the OTP cell array 790 are connected with a word line WL1 and bit lines BL1˜BL2. The first terminal of the fuse-type OTP memory cell c11 is connected with the bit line BL1. The second terminal of the fuse-type OTP memory cell c11 is connected with the word line WL1. The first terminal of the fuse-type OTP memory cell c12 is connected with the bit line BL2. The second terminal of the fuse-type OTP memory cell c12 is connected with the word line WL1.
The fuse-type OTP memory cells c21˜c22 in the first row of the OTP cell array 790 are connected with a word line WL2 and the bit lines BL1˜BL2. The first terminal of the fuse-type OTP memory cell c21 is connected with the bit line BL1. The second terminal of the fuse-type OTP memory cell c21 is connected with the word line WL2. The first terminal of the fuse-type OTP memory cell c22 is connected with the bit line BL2. The second terminal of the fuse-type OTP memory cell c22 is connected with the word line WL2. It is noted that the OTP cell array 170 is not restricted to the 2×2 cell array. That is, the OTP cell array may be an M×N cell array, wherein M and N are positive integers.
After the OTP cell array 790 is fabricated, all of the fuse-type OTP memory cells c11˜c22 are in a low-resistance storage state. By providing proper bias voltages to the OTP cell array 790, a program operation can be performed on any fuse-type OTP memory cell of the OTP cell array 790. Moreover, the programmed fuse-type OTP memory cell is changed to the high-resistance storage state.
Of course, the structure of the fuse-type OTP memory cell 700 may be modified. For example, in another embodiment, W metal lines are connected between the first metal area 752 of the first metal layer and the first semiconductor substrate 710, X metal lines are connected between the second metal area 754 of the first metal layer and the doped region 730, Y metal lines are connected between the second metal area 754 of the first metal layer and the metal area 760 of the second metal layer, and Z metal lines are connected between the metal area 760 of the second metal layer and the metal area 770 of the third metal layer. The cross section areas of all metal lines are equal. Moreover, Y is smaller than W, Y is smaller than X, and Y is smaller than Z, wherein W, X, Y and Z are positive integers.
It is noted that numerous modifications and alterations may be made while retaining the teachings of the invention. For example, in another embodiment, the cross section areas of these metal lines are different. Similarly, W metal lines are connected between the first metal area 752 of the first metal layer and the first semiconductor substrate 710, X metal lines are connected between the second metal area 754 of the first metal layer and the doped region 730, Y metal lines are connected between the second metal area 754 of the first metal layer and the metal area 760 of the second metal layer, and Z metal lines are connected between the metal area 760 of the second metal layer and the metal area 770 of the third metal layer. Under this circumstance, W, X, Y and Z are arbitrary positive integers. However, the total cross section area of the Y metal lines is the smallest. That is, the total cross section area of the Y metal lines is smaller than the total cross section area of the W metal lines, the total cross section area of the Y metal lines is smaller than the total cross section area of the X metal lines, and the total cross section area of the Y metal lines is smaller than the total cross section area of the Z metal lines.
From the above descriptions, the present invention provides a fuse-type OTP memory cell. The fuse-type OTP memory cell comprises a switch element and a fuse element. The switch element is a switch transistor or a switch diode. In the fuse-type OTP memory cell, the fuse element is arranged between two metal layers over the semiconductor substrate. Consequently, the fuse-type OTP memory cell can be programmed successfully, and the fuse-type OTP memory cell will not be damaged. Moreover, in the current path of the program current Ip, the fuse element has the lowest number of metal lines, or the fuse element has the smallest cross section area. Consequently, after the program operation is completed, the fuse element is burnt out but the metal lines other than the fuse element is not damaged.
While the invention has been described in terms of what is presently considered to be the most practical and preferred embodiments, it is to be understood that the invention needs not be limited to the disclosed embodiment. On the contrary, it is intended to cover various modifications and similar arrangements included within the spirit and scope of the appended claims which are to be accorded with the broadest interpretation so as to encompass all such modifications and similar structures.
This application claims the benefit of U.S. provisional application Ser. No. 63/232,668, filed Aug. 13, 2021, the subject matter of which is incorporated herein by reference.
| Number | Date | Country | |
|---|---|---|---|
| 63232668 | Aug 2021 | US |