Claims
- 1. A fusible link in an integrated semiconductor circuit, comprising:a void having a surface; a conductor track having a cross-sectional constriction as a desired fusing point, said desired fusing point having at least one surface in said void, said at least one surface having a bare surface disposed in said void; and a protection layer covering at least one of said surface of said void and said bare surface of said conductor track.
- 2. The fusible link according to claim 1, including a semiconductor substrate, and a first layer on said semiconductor substrate, said first layer surrounding said conductor track, and said void being formed in said first layer.
- 3. The fusible link according to claim 2, including a second layer having an opening formed therein, and a cover layer closing said opening, said second layer and said cover layer being disposed on said void.
- 4. The fusible link according to claim 1, including a cover layer covering said void.
- 5. The fusible link according to claim 4, wherein said cover layer includes a BPSG layer.
- 6. The fusible link according to claim 1, where in said desired fusing point is disposed approximately in the middle of said void.
- 7. The fusible link according to claim 1, wherein said protection layer is formed of a material selected from the group consisting of silicon nitride and silicon oxide.
- 8. The fusible link according to claim 1, wherein said protection layer includes a double layer of silicon nitride and silicon oxide.
- 9. The fusible link according to claim 1, wherein said conductor track has a pn junction inside said void, and said pn junction represents a diode.
- 10. A memory cell of a semiconductor component, comprising:a fusible link acting as a memory element and having: a void with a surface; and a conductor track with a cross-sectional constriction as a desired fusing point, said desired fusing point having at least one surface in said void, said at least one surface having a bare surface disposed in said void; and a protection layer covering at least one of said surface of said void and said bare surface of said conductor track.
Priority Claims (2)
Number |
Date |
Country |
Kind |
196 00 398 |
Jan 1996 |
DE |
|
196 38 666 |
Sep 1996 |
DE |
|
CROSS-REFERENCE TO RELATED APPLICATION
This is a division of U.S. application Ser. No. 08/780,492, filed Jan. 8, 1997 now Pat. No. 6,080,649.
US Referenced Citations (10)
Foreign Referenced Citations (5)
Number |
Date |
Country |
2 005 078 |
Apr 1979 |
GB |
2 075 751 |
Nov 1979 |
GB |
58-033865 |
Feb 1983 |
JP |
63-307758 |
Dec 1988 |
JP |
402271555A |
Nov 1990 |
JP |
Non-Patent Literature Citations (3)
Entry |
International Publication No. WO88/03707 (Jerman et al.), dated May 19, 1988. |
Patent Abstracts of Japan No. 60-053048 (Kiichi), dated Mar. 26, 1985. |
Patent Abstracts of Japan No. 01-295439 (Tamotsu), dated Nov. 29, 1989. |