Rees et al., "Low-Temperature FET for Low-Power High-Speed Logic", Electronics Letters, Mar. 1977, vol. 13, No. 6, pp. 156-158. |
Ikawa et al., "A 1K-Gate GaAs Gate Array", IEEE JSSC, vol. SC-19, No. 5, Oct. 1984, pp. 721-727. |
Zuleeg et al., "Femtojoule High-Speed Planar GaAs E-JFET Logic", IEEE TELD, vol. Ed-25, No. 6, pp. 628-639; 6/1978. |
Lehovec et al, "Analysis of GaAs FET's for Integrated Logic", IEEE TELD, vol. ED-27, No. 6, Jun. 1980, pp. 1074-1091. |
IEEE Journal of Solid-State Circuits, vol. SC-16, No. 5, Oct. 1981, pp. 578-584, IEEE, New York, U.S.; C. D. Hartgring et al.: "Silicon MESFET Digital Circuit Techniques". |
IBM Technical Disclosure Bulletin, voll 6, No. 9, Feb. 1964, pp. 91-93, New York, U.S.; L. W. Atwood: "Field Effect Transistor Circuits". |
P. T. Greiling and M. Waldner: Future Applications and Limitations for Digital GaAs IC. Technology; pp. 74-87, Microwave Journal, Feb. 1983. |
G. Nuzillat et al.: Low pinch-off voltage f.e.t. Logic (l.p.f. 1): l.s.i. orientated logic approach using quasinormally off GaAs m.e.s.f.e.t.s.; pp. 287-296, IEEE, Proc. vol. 127, PtI, No. 5, Oct. 1980. |
N. Toyoda, et al.: Capability of GaAs DCFL for High speed Gate Array; pp. 602-605, IEDM 82. |
Noboru Masuda et al.: Design of 1.6 K gate GaAs Gate Array; pp. 47-53; the paper of Technical Group, TG, SSD 83-63, IECE Japan. |