This non-provisional application claims priority under 35 U.S.C. § 119(a) on Patent Application No(s). 104133322 flied in Taiwan, Republic of China on Oct. 8, 2015, the entire contents of which are hereby incorporated by reference.
Field of Invention
The present invention relates generally to a gain circuit of power sourcing equipment, and more particularly to a gain circuit for power sourcing equipment of Power over Ethernet with high gain precision.
Related Art
Power over Ethernet (PoE) has found widespread application in many areas. For example, IEEE has released two standards that relate to PoE—IEEE 802.3af-2003 and IEEE 802.3at-2009. PoE technology allows supplying electric power through Ethernet to devices such as Internet phone, wireless base stations, network cameras, hubs, and even computers Without the need of extra power socket. Combining data transmission and power supply, PoE technology can reduce the cost and complexity of the overall network computing system.
The gain circuit 10 in
The ideal gain function of the gain circuit 10 in
Vout=(Vrs)*(R2+R1)/R1
However, in a real operational amplifier, the gain function is not as ideal.
In such a circumstance, the gain function of the operational amplifier OP1 is represented as below.
Vout=(Vrs+Vos)*(R2+R1)/R1
Vos is the input offset voltage, and it varies in accordance with the manufacturing process; thereby resulting in a nonlinear factor to the output voltage Vout and causing a poor precision of the voltage gain. In addition, under some conditions, the voltage gain deviation may be so great that it cannot be compensated. For example, when the current IDC_dis of the powered device 50 is 7.5 mA, the output voltage Vrs of the power transistor 51 will be:
Vrs=IDC_dis*Rsense=7.5 mA*0.50Ω=3.75 mV
If the deviation tolerance of the input offset voltage Vos is between 3.75 mV and 10 mV, since Vrs is just 3.75 mV, this may result in 100% error to the output voltage Vout of the gain circuit 10. This shows that the gain circuit in
The gain circuit 10 of
In a real application, the input offset voltage. Vos is about ±(0˜10 mV). The capacitor Cos can store the voltage Vcos when the clock signal is High. When the clock signal is Low, the stored voltage Vcos is deducted from (Vrs+Vos). In theory, the value of Vcos is equal to the input offset voltage Vos. Therefore, when the clock signal is Low, the input offset voltage Vos will not affect the gain factor. Specifically, the gain function of the operational amplifier OP1 can be represented as:
Vout=(Vrs+Vos−Vcos)*(R2+R1)/R1=Vrs*(R1+R2)/R1
Because Vos=Vcos, Vos is removed from the gain function, and this improves the gain accuracy. However, the gain circuit 10 may not be able to function properly when the current IDC_dis from the powered device 50 is 7.5 mA.
As previously explained, Vrs=IDC_dis*Rsense=7.5 mA*0.5Ω=3.75 mV. Therefore, when the clock signal is High, and assumes VN=−10 mV, the input offset voltage Vos should be:
Vos=VP−VN=3.75 mV−(VN)=3.75 mV−(−10 mV)=13.75 mV
However, because the negative terminal VN of the operational amplifier OP1 is connected to the ground via the resistor R1, the minimum voltage it can achieve is only 0V. The actual value of Vcos becomes:
Vcos=VP−VN=3.75 mV−(−0V)=3.75 mV
In other words, since the value of VN is limited to 0V, the maximum voltage stored in the capacitor Cos is capped at 3.75 mV, which may not be the actual value of the voltage Vos. Namely, when the value of Vos is between −3.75 mV and −10 mV, even if we are able to deduct the voltage Vcos stored in the capacitor Cos, the effect of the Vos to the output voltage Vout is still not eliminated. Moreover, when the input offset voltage Vos is less than −7.5 mV, the deviation of the gain can still be 100% and cannot be compensated accordingly. Thus, the gain circuit in
Accordingly, there exists a need for a gain circuit with high gain precision for power sourcing equipment of Power over Ethernet, and with more tolerability towards manufacturing process. The present invention addresses these needs.
In some embodiments, the invention features a new gain circuit with high gain precision for power sourcing equipment of Power over Ethernet.
In another embodiment, the present invention features a new gain circuit for power sourcing equipment of Power over Ethernet to overcome deterioration of precision of the voltage gain due to the manufacturing process.
In yet another embodiment, the present invention provides a guard band for the operational amplifier. The guard hand can be represented by a voltage value. In one embodiment, the value is set to be greater than the maximum offset voltage of the operational amplifier, for example, by setting it to be twice the maximum offset voltage. In another embodiment, the setting of the guard band causes the voltage of the negative terminal of the operational amplifier to be greater than 0 V.
According to some embodiments of the present invention, the gain circuit includes an operational amplifier, a first resistor and a second resistor. The first resistor and the second resistor may be connected to an output terminal of the operational amplifier and a ground end in series. According to some embodiments, a first input terminal of the operational amplifier is connected to a voltage output of the power sourcing equipment of the Power over Ethernet equipment, and a second input terminal of the operational amplifier is connected to the output of the operational amplifier via the second resistor. In some embodiments, the gain circuit utilizes a clock signal to control whether the second input terminal is connected to the second resistor via a capacitor or not. In some embodiments, the gain circuit further includes a voltage adjusting circuit to set the voltage difference of the first input terminal and the second input terminal of the operational amplifier at a predetermined value. In some embodiments, the voltage adjusting circuit can provide a adjustment voltage to be greater than the maximum offset voltage between the first input terminal and the second input terminal. In some embodiments, the adjustment voltage may be twice the maximum offset voltage.
In some embodiments of the present invention, the voltage adjusting circuit is configured for adjusting the voltage of the second input terminal to be greater than 0 V. In another embodiment, the voltage adjusting circuit provides a positive voltage, which is greater than the absolute value of the maximum offset voltage between the first input terminal and the second input terminal, such as at twice the maximum value.
In some embodiments of the present invention, the voltage adjusting circuit includes a power source for providing a predetermined voltage to the second input terminal. In some embodiments, the predetermined voltage can adjust the voltage of the second input voltage to be greater than 0V. In another embodiment, the predetermined voltage has a positive value, and is greater than the absolute value of the maximum offset voltage between the first input terminal and the second input terminal, for example, by setting it to be twice the maximum offset voltage value
In still another embodiment, the invention features a gain circuit of the power sourcing equipment of Power over Ethernet that may include a current reduction circuit for reducing the increased current due to the increase of voltage.
The invention will become more fully understood from the detailed description and accompanying drawings, which are given for illustration only, and thus are not limitative of the present invention, and wherein:
The present invention will be apparent from the following detailed description, which proceeds with reference to the accompanying drawings, wherein the same references relate to the same elements.
A gain circuit of power sourcing equipment of Power over Ethernet of the present invention is provided to overcome poor precision of voltage gain of the gain circuit.
The gain circuit 10 in
The gain circuit 10 may include a capacitor Cos and a clock circuit Ck. This capacitor Cos is connected between the negative terminal VN of the operational amplifier OPA and the second resistor R2. The connection status of the capacitor Cos is controlled by switches. The timing diagram of clock signal Ck may be the same as the one shown in
The voltage adjusting circuit 60 supplements a voltage Vmis to the negative terminal VN of the operational amplifier OPA for providing a guard band of the input offset voltage. In one embodiment, the guard band is set to be greater than the maximum offset voltage of the operational amplifier, for example, by setting it to be twice the maximum offset voltage. In another embodiment, the setting of the guard band causes the voltage of the negative terminal of the operational amplifier to be greater than 0 V.
In one embodiment of the present invention, the voltage adjusting circuit 60 provides a voltage Vmis such that the voltage of the negative terminal VN is greater than 0 V when the operational amplifier OPA is in its stable operational period. Thus, it can ensure that the voltage of the negative terminal VN is not limited by grounding.
In another embodiment, the voltage adjusting circuit 60 may provide a voltage Vmis greater than the maximum voltage difference Vmax between the positive terminal VP and the negative terminal VN. For example, Vmis may be set to be twice the Vmax. As previously described, without the voltage adjusting circuit 60, the input offset voltage Vos0 may be about ±(0˜10 mV) due to the manufacturing process variation. Thus, the maximum voltage difference Vmax is 10 mV, and the voltage provided by the voltage adjusting circuit 60 is:
Vmis=2*Vmax=2*10 mV=20 mV
In such configuration, as explained below, the voltage of the negative terminal VN can be ensured to be greater than the voltage lower limit (0 V).
Assume the current IDC_dis of the power transistor 51 of the power sourcing equipment is 7.5 mA.
Vrs=IDC_dis*Rsense=7.5 mA*0.5Ω=3.75 mV
Assume that Vos0 is at its minimum, i.e., Vos0=Vmax=−10 mV. When the clock signal is High,
VN=VP+Vos0+Vmis=3.75 mV+(−10 mV)+20 mV=13.75 mV
Thus, even in the worst case (Vos0=−10 mV), because of the added Vmis, VN can still be maintained to be greater than 13.75 mV, even though it is connected to ground. This will allow the gain circuit to achieve more accurate gain.
In the above configuration, because the voltage of the negative terminal VN will not be limited by the minimum voltage 0V, the voltage stored in the capacitor Cos can be equal to Vos0+Vmis. Even if the input offset voltage Vos0 is as low as to the range between −3.75 mV and −10 mV, the precision of the voltage gain of the gain circuit 10 can still be maintained, with the input offset voltage being able to be compensated. In some embodiments of the present invention, the operational amplifier OPA can thus provide a stable voltage to support power supplying chips with 8 ports.
In addition, when the value of Vos0 is between 3.75 mV and 10 mV, the capacitor Cos may still correctly store the associated voltage that is equal to Vos0+Vmis. The present invention can also be applied when the input offset voltage is in the range between 3.75 mV and 10 mV.
In addition, the input signal Pd of the transistors in
To demonstrate the effect of the present invention, the simulation results for circuits in
Vos=−10 mV
Vrs=IDC_dis*Rsense=7.5 mA*0.5Ω=3.75 mV
(R1+R2/R1)=4
The clock signal is as shown in
Test simulation result is as below
Vout=4.13 uV=0.00413 mV,
Percentage error of voltage gain=[(0.00413 mV/15 mV)−1]*100%=−100%
Accordingly, the percentage error of voltage gain is −100%, which is the worst case.
Vmis=20 mV,
Vos0=−10 mV,
Vrs=IDC_dis*Rsense=7.5 mA*0.5Ω=3.75 mV,
(R1+R2/R1)=4,
The clock signal is as shown in
Test simulation result is as below.
Vout=15.4 mV,
Percentage error of voltage gain=[(1-15.4 mV/15 mV)−1]*100%=+2.7%
This shows that the voltage gain is very precise.
Although the invention has been described with reference to specific embodiments, this description is not meant to be construed in a limiting sense. Various modifications of the disclosed embodiments, as well as alternative embodiments, will be apparent to persons skilled in the art. It is, therefore, contemplated that the appended claims will cover all modifications that fall with true scope of the invention.
Number | Date | Country | Kind |
---|---|---|---|
104133322 A | Oct 2015 | TW | national |
Number | Name | Date | Kind |
---|---|---|---|
20090231033 | Yamada | Sep 2009 | A1 |
Entry |
---|
P.E. Allen, Lecture 390—Open-Loop Comparators (Reading: AH-461-475), ECE 6412—Analog Integrated Circuit Design—II, Georgia Institute of Technology, USA, 2002. pp. 1-12. |
Number | Date | Country | |
---|---|---|---|
20170104602 A1 | Apr 2017 | US |