Claims
- 1. A multistage delta sigma modulator, comprising:
a first modulator stage having an input capable of receiving an analog signal; a coupling stage connected to said first modulator stage, and having a stability correction gain element; a second modulator stage connected to said coupling stage, and having an integrator, a companded multi-bit quantizer, and a multi-bit digital-to-analog convertor; and a noise cancellation logic stage connected to said first modulator stage and said second modulator stage, and having an output; wherein:
said companded multi-bit quantizer is capable of causing a feedback analog signal, produced by said multi-bit digital-to-analog convertor, to have a first gain, with respect to an integrated signal received by said companded multi-bit quantizer, set greater than one; said integrator has a second gain set so that an overall gain of said second modulator stage is equal to one; and said stability correction gain element has a third gain set to a value capable of ensuring that a swing of said integrated signal remains within a dynamic range of an operational amplifier used to implement said integrator.
- 2. The multistage delta sigma modulator of claim 1, wherein said value is a highest value.
- 3. The multistage delta sigma modulator of claim 1, wherein said value is set to simplify implementation of said noise cancellation logic stage.
- 4. The multistage delta sigma modulator of claim 3, wherein said value is a power of two.
- 5. The multistage delta sigma modulator of claim 1, wherein said integrator comprises a plurality of integrators and said second gain comprises a plurality of second gains.
- 6. The multistage delta sigma modulator of claim 1, wherein said first modulator stage comprises a plurality of first modulator stages, and wherein said coupling stage comprises a plurality of coupling stages.
- 7. The multistage delta sigma modulator of claim 1, wherein said first modulator stage has a single-bit quantizer.
- 8. The multistage delta sigma modulator of claim 7, wherein said first modulator stage has a plurality of integrators.
- 9. A 2-1-1 delta sigma modulator, comprising:
an input capable of receiving an analog signal; a first modulator stage connected to said input, and having a single-bit quantizer; a first coupling stage connected to said first modulator stage; a second modulator stage connected to said first coupling stages and having single-bit quantizer; a second coupling stage connected to said second modulator stage, and having a stability correction gain element with a first gain set equal to 1; a third modulator stage connected to said second coupling stage, and having an integrator with a second gain set equal to “a”, and a companded two-bit quantizer and a two-bit digital-to-analog converter with a combined gain set equal to 1/a; and a noise cancellation logic stage connected to said first modulator stage, said second modulator stage, and said third modulator stage, and having an output.
- 10. In a multistage delta sigma modulator having a modulator stage with an integrator, a multi-bit quantizer, and a multi-bit digital-to-analog converter, a method of gain scaling components of the multistage delta sigma modulator to realize a higher signal-to-noise ratio, comprising the steps of:
(1) companding the multi-bit quantizer to cause a feedback signal, produced by the multi-bit digital-to-analog converter, to have a first gain, with respect to an integrated signal received by the multi-bit quantizer, set greater than one; (2) reducing a second gain, of the integrator, so that an overall gain of the modulator stage remains equal to one; and (3) increasing a third gain, of a stability correction gain element connected to an input of the modulator stage, so that a swing of the integrated signal remains within a dynamic range of an operational amplifier used to implement the integrator, and the multistage delta sigma modulator can realize the higher signal-to-noise ratio.
- 11. The method of claim 9, wherein the third gain is set equal to a power of two.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application claims the benefit of U.S. Provisional application Ser. No. 60/261,224, filed Jan. 12, 2001, which is incorporated herein by reference in its entirety.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60261224 |
Jan 2001 |
US |