Claims
- 1. A gate circuit comprising:
(1) a first “ONE” conduction type field effect transistor wherein input signal is input to the gate, and the drain is connected to the output, with the source connected to the first potential, (2) a first “OTHER” conduction type field effect transistor wherein the source is connected to the second potential different from the first potential and the drain is connected to said output, (3) a second “OTHER” conduction type field effect transistor wherein the source is connected to the second potential and the drain is connected to the gate of the first “OTHER” conduction type field effect transistor; and (4) a second “ONE” conduction type field effect transistor wherein one of the source or drain is connected to the gate of the first “ONE” conduction type field effect transistor, and the other is connected to the gate of the first “OTHER” conduction type field effect transistor.
- 2. A semiconductor integrated circuit device comprising:
(1) a logic circuit equipped with at least one field effect transistor to enter the input signal, to perform logic operation and to output signals, and (2) a gate circuit comprising: (a) a first “ONE” conduction type field effect transistor wherein a signal from said logic circuit enters the gate as input signal, the drain is connected to the output and the source is connected to the first potential; (b) a first “OTHER” conduction type field effect transistor wherein the source is connected to the potential different from the first potential, an the drain is connected to the said output; (c) a second “OTHER” conduction type field effect transistor, wherein the source is connected to the second potential and the drain is connected to the gate of the first “OTHER” conduction type field effect transistor; and (d) a second “ONE” conduction type field effect transistor wherein one of the source or drain is connected to the gate of the first “ONE” conduction type field effect transistor and the other is connected to the gate of the first “OTHER” conduction type field effect transistor.
- 3. A semiconductor integrated circuit device according to claim 1 or 2, wherein the gate of the second “ONE” conduction type field effect transistor is connected to the third potential, and the gate of the second “OTHER” conduction type field effect transistor is connected to said output.
- 4. A semiconductor integrated circuit device according to claim 1 or 2, wherein the gate of the second “ONE” conduction type field effect transistor is connected the gate of the first “OTHER” conduction type field effect transistor, the gate of the second “OTHER” conduction type field effect transistor inputs said input signal through a reversing circuit.
- 5. A semiconductor integrated circuit device according to claim 1 or 2, the gate of the second “ONE” conduction type field effect transistor and that of the second “OTHER” conduction type field effect transistor input said input signal through a reversing circuit.
- 6. A semiconductor integrated circuit device according to claim 1 or 2, further comprising a third “ONE” conduction type field effect transistor where the gate is connected to that of the first “OTHER” conduction type field effect transistor, the source is connected to the first potential, and the drain is connected to said output.
- 7. A semiconductor integrated circuit device according to claim 2, characterized in that said logic circuit is a pass transistor logic circuit comprising at least one field effect transistor wherein the control signal is input to the gate, the input signal is input to one of the source or drain, and the signal is output from the other.
- 8. A semiconductor integrated circuit device according to claim 1 or 2, wherein the first or second “ONE” conduction type field effect transistor is a N-channel field effect transistor, and the first or second “OTHER” conduction type field effect transistor is a P-channel field effect transistor, while said first potential is ground potential and said second potential is power supply potential.
- 9. A semiconductor integrated circuit device according to claim 1 or 2, wherein the first or second “ONE” conduction type field effect transistor is a P-channel field effect transistor, and the first or second “OTHER” conduction type field effect transistor is a N-channel field effect transistor, while said first potential is power supply potential and said second potential is ground potential.
- 10. A semiconductor integrated circuit device according to claim 1 or 2, wherein the input signal to be input to the gate of the first “ONE” conduction type field effect transistor is input through the bus.
- 11. A semiconductor integrated circuit device comprising:
(1) a logic circuit equipped with at least one field effect transistor to enter at least one signal, to perform logic operation and to output signals, and (2) gate circuit comprising: (a) a first “ONE” conduction type field effect transistor wherein a signal from said logic circuit enters the gate as input signal, the drain is connected to the output and the source is connected to the first potential; (b) a first “OTHER” conduction type field effect transistor wherein the source is connected to the potential different from the first potential, and the drain is connected to the said output; (c) a second “OTHER” conduction type field effect transistor, wherein the clock signal is input to the gate, the source is connected to the second potential and the drain is connected to the gate of the first “OTHER” conduction type field effect transistor; and (d) a second “ONE” conduction type field effect transistor wherein one of the source or drain is connected to the gate of the first “ONE” conduction type field effect transistor and the other is connected to the gate of the first “OTHER” conduction type field effect transistor; and (3) a fourth “ONE” conduction type field effect transistor wherein the source and drain are connected between the said logic circuit and said first potential, and said clock signal is input to the gate.
- 12. A semiconductor integrated circuit device according to claim 11, wherein a domino circuit is configured by multi-stage connection of composite circuits comprising the logic circuits and gate circuits, wherein said clock signals are received by the second “OTHER” conduction type field effect transistor and the fourth “ONE” conduction type field effect transistor, and said output is input as input signal for said logic circuit.
- 13. A semiconductor integrated circuit device according to claim 11 or 12, wherein the input signal to be input to the gate of the first “ONE” conduction type field effect transistor is input through the bus.
- 14. A processor characterized in having a register file comprising:
(1) a decoder to input address signals; (2) a memory cell composed of a data output unit which uses low amplitude signals to output the stored data by decode signals from the data storage unit to store data and said decoder; (3) a read-out unit composed of: (a) a first “ONE” conduction type field effect transistor wherein the data of low amplitude signals from the memory cell is input to the gate, while the drain is connected to the output and the source is connected to the first potential; (b) a first “OTHER” conduction type field effect transistor wherein the source is connected to the second potential different from the first potential, and the drain is connected to the output; (c) a second “OTHER” conduction type field effect transistor, wherein the source is connected to the second potential and the drain is connected to the gate of the first “OTHER” conduction type field effect transistor; and (d) a second “ONE” conduction type field effect transistor wherein one of the source or drain is connected to the gate of the first “ONE” conduction type field effect transistor and the other is connected to the gate of the first “OTHER” conduction type field effect transistor; and (4) a read data line to transmit the data from the read-out unit
- 15. A processor characterized in having a register file comprising:
(1) a decoder to input the address signal synchronized with the clock signal and to output the decode signal; (2) a memory cell consisting of a data storage unit to store data and a data output unit to output the data of a low amplitude signal which is held by the decode signal from the decoder; (3) a data read-out unit comprising: (a) a first “ONE” conduction type field effect transistor wherein the data of a low amplitude signal from the memory cell to the gate is input to the gate, the drain is connected to the output and the source is connected to the first potential; (b) a first “OTHER” conduction type field effect transistor wherein the source is connected to the second potential different from the first potential, and the drain is connected to the said output; (c) a second “OTHER” conduction type field effect transistor, wherein the clock signal is input to the gate, the source is connected to the second potential and the drain is connected to the gate of the first “OTHER” conduction type field effect transistor; and (d) a second “ONE” conduction type field effect transistor wherein one of the source or drain is connected to the gate of the first “ONE” conduction type field effect transistor and the other is connected to the gate of the first “OTHER” conduction type field effect transistor; and (4) a read data line to transmit the data from the read-out unit.
- 16. A semiconductor integrated circuit device comprising:
(1) a data storage unit wherein two or more inverter circuits are configured by two or more semiconductor elements and inverter circuits are connected to each other to configure a closed loop for data storage; (2) a data input unit which configure the write data transmission channel connecting the data storage unit and write data line and which opens or closes the write data transmission channel in response to the write-in signal; (3) a data output unit configure the read data transmission channel connecting the data storage unit and read data line and which opens or closes the read data transmission channel in response to the read-out signal; and (4) a loop controller which opens the closed loop of the data storage unit in response to the write-in signal at the time of data reading, and closes the loop after writing the data; a semiconductor integrated circuit device characterized in that the data output unit is composed of a single MOSFET.
- 17. A semiconductor integrated circuit device comprising:
(1) a data storage unit wherein two or more inverter circuits are configured by two or more semiconductor elements and inverter circuits are connected to each other to configure a closed loop for data storage; (2) a data input unit which configure the write data transmission channel connecting the data storage unit and write data line and which opens or closes the write data transmission channel in response to the write-in signal; (3) a data output unit configure the read data transmission channel connecting the data storage unit and read data line and which opens or closes the read data transmission channel in response to the read-out signal; and (4) a loop controller which opens the closed loop of the data storage unit in response to the write-in signal at the time of data reading; and closes the loop after writing the data; a semiconductor integrated circuit device characterized in that the data input unit is composed of a single MOSFET.
Priority Claims (2)
Number |
Date |
Country |
Kind |
7-52241 |
Mar 1995 |
JP |
|
6-81324 |
Apr 1994 |
JP |
|
Parent Case Info
[0001] This application is a continuation of U.S. application Ser. No. 09/749,474, filed Dec. 28, 2000, which is a continuation of U.S. application Ser. No. 08/925,428, filed Sep. 8, 1997, and now U.S. Pat. No. 6,172,532, and which, in turn, is a divisional application of U.S. application Ser. No. 08/423,378, filed Apr. 18, 1995, and now U.S. Pat. No. 5,677,641; and the entire disclosures of which are hereby incorporated by reference.
Divisions (1)
|
Number |
Date |
Country |
Parent |
08423378 |
Apr 1995 |
US |
Child |
08925428 |
Sep 1997 |
US |
Continuations (2)
|
Number |
Date |
Country |
Parent |
09749474 |
Dec 2000 |
US |
Child |
10143762 |
May 2002 |
US |
Parent |
08925428 |
Sep 1997 |
US |
Child |
09749474 |
Dec 2000 |
US |