This application claims the benefit of Korea Patent Application No. 10-2018-0081288 filed on Jul. 12, 2018, the entire contents of which is incorporated herein by reference for all purposes as if fully set forth herein.
The present disclosure relates to a gate clock generator and a display device including the same.
In a display device, data lines and gate lines arranged to intersect each other and pixels are arranged in a matrix form. A driving circuit for driving a display device includes a timing controller generating a timing control signal, a data driver supplying a data voltage for video to be displayed on the data lines, and a gate driver sequentially supplying gate pulses to the gate lines. The gate driver includes a shift register for sequentially outputting gate pulses and a level shifter for determining an output voltage of the shift register.
The level shifter outputs a gate clock swinging between a gate high voltage and a gate low voltage according to clock signals provided from timing control signals. The gate clock output from the level shifter is determined by preset timing control signals and is not varied. In particular, since each of the gate clocks output from the level shifter is sequentially shifted, the gate pulses applied to the lines of the display panel have a limitation that they have the same phase and the same pulse width.
A gate clock generator of the present disclosure includes a counter, a buffer control signal generator, and an output unit. The counter receives control data having rising timing information and falling timing information and a main clock, generates a first output when a value obtained by counting the main clock from a preset reference time point reaches rising data, and generates a second output when a value obtained by counting the main clock from the reference time point reaches falling data. The buffer control signal generator generates a first buffer control signal of a gate ON voltage from a timing of the first output to a timing of the second output. The output unit outputs a gate ON voltage of a gate clock during an output period of the gate ON voltage of the first buffer control signal.
The accompanying drawings, which are included to provide a further understanding of the disclosure and are incorporated in and constitute a part of this specification, illustrate embodiments of the disclosure and together with the description serve to explain the principles of the disclosure. In the drawings:
Hereinafter, embodiments of the present disclosure will be described in detail with reference to the accompanying drawings. Like reference numerals refer to like elements throughout the disclosure. Further, in the description of the present disclosure, detailed description of known related arts will be omitted if it is determined that the gist of the present disclosure is unnecessarily obscured.
In the present disclosure, switching elements may be realized as transistors having an n type or p type metal oxide semiconductor field effect transistor (MOSFET) structure. The transistor is a three-electrode element including a gate, a source, and a drain. The source is an electrode that supplies a carrier to the transistor. In the transistor, carriers start to flow from the source. The drain is an electrode through which the carriers exit from the transistor. That is, in the MOSFET, the carriers flow from the source to the drain. In the case of the n-type MOSFET (NMOS), the carriers are electrons, and thus, a source voltage is lower than a drain voltage so that electrons may flow from the source to the drain. In the n-type MOSFET, electrons flow from the source to the drain, and thus, current flows from the drain to the source. In contrast, in the case of a p-type MOSFET (PMOS), since carriers are holes, a source voltage is higher than a drain voltage so that holes may flow from the source to the drain. In the p-type TFT, since holes flow from the source to the drain, current flows from the source to the drain. It should be noted that the source and the drain of the MOSFET are not fixed. For example, the source and the drain of the MOSFET may be changed depending on an applied voltage. Therefore, in the following embodiments, the present disclosure is not limited due to the source and the drain of the transistor.
Referring to
The display panel DIS includes a display area AA in which pixels P are arranged to display an image and a non-display area NAA in which no image is displayed. The non-display area NAA surrounds an outer portion of the display area AA and may be referred to as a bezel.
The plurality of data lines DL1 to DLm and the plurality of gate lines GL1 to GLn intersect each other in the display area AA of the display panel DIS and pixels P are arranged in a matrix form at the intersection, respectively. Each of the pixel lines HL1 to HLn includes pixels arranged in the same row. When the number of pixels P arranged in the display area AA is m×n, the display area AA includes n pixel lines. In this disclosure, each of the pixels P refers to any one of a red subpixel, a green subpixel, or a blue subpixel for color representation. Transistors constituting the pixels P may be implemented as oxide transistors each including an oxide semiconductor layer. The oxide transistor is advantageous for large-sized display panel DIS in consideration of both electron mobility, process variation, and the like. However, the present disclosure is not limited thereto and the semiconductor layer of the transistor may be formed of amorphous silicon, polysilicon, or the like.
Pixels P arranged in the first pixel line HL1 are connected to a first gate line GL1 and pixels P arranged in the nth pixel line HLn are connected to an nth gate line GLn. Each of the gate lines GL1 to GLn may include a plurality of lines that provide one or more gate signals.
The timing controller 200 rearranges input image data DATA provided from a host 100 according to resolution of the display panel DIS and supplies the rearranged image data to the data driver 300. The timing controller 200 also generates a data control signal for controlling an operation timing of the data driver 300 on the basis of timing signals such as a vertical synchronization signal Vsync, a horizontal synchronization signal Hsync, a data enable signal DE, and the like. Also, the timing controller 200 includes a reference data generator 400 for controlling an operation timing of the gate drivers 400, 500. The reference data generator 400 generates a main clock M_CLK and control data LSD on the basis of the timing signals. The main clock M_CLK is a digital logic signal applied at regular intervals. The control data LSD may include any one of pulse width information of a gate clock, slew rate information, and gate pulse modulation (GPM) information.
The data driver 300 converts the input image data DATA provided from the timing controller 200 into an analog data voltage on the basis of the data control signal.
The gate drivers 400, 500 include a gate clock generator 400 and a shift register 500. The gate clock generator 400 receives the main clock M_CLK and the control data LSD from the timing controller 200 and generates gate clocks GCLK on the basis of the control data LSD. The gate clock generator 400 counts the main clock M_CLK on the basis of information included in the control data LSD to adjust a rising timing, a falling timing, and GPM timing of the gate clocks GCLK. That is, the gate clock generator 400 according to the present disclosure generates gate clocks having a pulse width and a duty ratio different from those of an input clock according to the information of the digital control data LSD, rather than simply shifting a voltage level of the clock signal provided from the timing controller 200. Therefore, the gate clock generator 40 of the present disclosure may easily vary the pulse width, the output timing, and the GPM timing of the gate clocks GCLK by varying only the control data LSD, which is digital data. Also, the gate clock generator GCLK may adjust a slew rate and a GPM voltage level of the gate clocks GCLK on the basis of information included in the control data LSD. A specific embodiment of the gate clock generator 400 will be described later.
The shift register 500 outputs gate pulses on the basis of the gate clocks output from the gate clock generator 400. To this end, the shift register 500 includes stages which are dependently connected to each other. The shift register 500 may be formed directly on the non-display area NAA of the display panel DIS using a gate-driver in panel (GIP) process.
Each of the first to nth gate lines GL1 to GLn of the display panel DIS may include one or more signal lines. For example, in the organic light emitting display device, each of the first to nth gate lines GL1 to GLn may include a scan line for applying a scan signal and a sense line for applying a sense signal. That is, the first gate line GL1 may include a first scan line for applying a first scan signal and a first sense line for applying a first sense signal. In order to drive such a display panel, a first gate clock output from the gate clock generator 400 may include a first scan clock for determining an output timing of the first scan signal and a first sense clock for determining an output timing of the first sense signal.
Hereinafter, a configuration and operation of the gate clock generator according to the present disclosure will be described in detail. In the present disclosure, first to third embodiments will be described focusing on the operation of outputting a scan clock among the gate clocks.
Referring to
The logic unit LOGIC1 receives the main clock M_CLK and the control data LSD and generates a buffer control signal on the basis of the main clock M_CLK and the control data LSD. To this end, the logic unit LOGIC1 includes a counter 411 and a buffer control signal generator 412. In one or more embodiments, the term “unit” used herein may be broadly construed to be a circuit, a module of an electronic system, a subsystem or a system implemented using electronic circuitry, one or more functioning unit structure of a larger system, or the like.
The counter 411 receives the main clock M_CLK and the control data LSD and counts the main clock M_CLK according to information of the control data LSD belonging to one field to adjust a timing of first and second buffer control signals CONP and CONN.
Each of the fields Field1 to Field4 may be set to a period for driving one pixel line HL, and for example, one field may be set to a 1H period. In one embodiment, the 1H period may be defined as a period for writing a data voltage into one pixel line. The main clock M_CLK includes a pulse string whose voltage level is inverted at regular intervals. Accordingly, the pulses of the main clock M_CLK belonging to each field have the same number.
The control data LSD includes rising data RD and falling data FD. The rising data RD includes rising timing information of a scan clock SCCLK and the falling data FD includes falling timing information of the scan clock SCCLK. In
The counter 411 counts pulses of the main clock M_CLK, starting from a preset reference time point, and generates a first output Rt when a counted value reaches the first count value CP.
The reference time point is set to a time point after the lapse of a predetermined time after the rising data RD is input, in consideration of a calculation time of the logic unit LOGIC.
When the rising data RD is “xd”, the first count value CP corresponds to “x”.
That is, when the rising data RD applied at the time point “t0” is “3”, if a value obtained by counting the main clock M_CLK from “t1” corresponds to “3”, the counter 411 outputs the first output Rt.
The counter 411 counts pulses of the main clock M_CLK from the reference time point and generates a second output Ft when a counted value reaches the second count value CF. The second count value CF may be set to Equation 1.
CF=Mtotal−x [Equation 1]
Here, “Mtotal” is a total number of main clocks included in one field, and “x” is the size of the falling data.
Equation 1 is used to reduce the size of falling data. If the number of bits allocated to falling data is sufficiently large, the size of the falling data may be set to the second count value CF.
The buffer control signal generator 412 generates the first buffer control signal CONP having a turn-on voltage level from the rising time to the falling time. Also, the buffer control signal generator 412 generates the second buffer control signal CONN having a voltage level opposite to that of the first buffer control signal CONP. The first buffer control signal CONP is applied to a pull-up unit PU1 of the buffer unit BUF1 and the second buffer control signal CONN is applied to a pull-down unit PD1.
The buffer unit BUF includes a pull-up unit PU applying a gate high voltage VGH to an output terminal Nout in response to the first buffer control signal CONP and a pull-down unit PD applying a gate low voltage VGL to the output terminal Nout in response to the second buffer control signal CONN. As in the embodiment, when the first buffer control signal CONN has a turn-on voltage at a low voltage level, a pull-up unit PU1 may be implemented as a PMOS PM and a pull-down unit PD1 may be implemented as an NMOS NM.
The control data LSD according to the present disclosure includes first to n-th rising data and first to n-th falling data to generate n scan clocks SCCLK. That is, in the present disclosure, an output timing of each of the gate pulses for driving the n gate lines may be easily adjusted.
A gate clock generator according to the second embodiment will now be described with reference to
As illustrated in
The logic unit LOGIC2 includes a counter 411, a buffer control signal generator 412, and a multiplexer controller 414. The counter 411 and the buffer control signal generator 412 included in the logic unit LOGIC2 may have the same configuration and perform the same operation as those of the first embodiment described above. That is, although not shown in
The buffer unit BUF2 includes a pull-up unit PU2 for applying the gate high voltage VGH to an output terminal NOUT while the first buffer control signal CONP is at the gate ON voltage level and a pull-down unit PD2 applying the gate low voltage VGL to the output terminal Nout during an output period of the second buffer control signal CONN. The pull-up unit PU2 and the pull-down unit PD2 are implemented as a plurality of transistors connected in parallel, a slew rate is controlled according to the number of transistors to be turned on. A specific example thereof is as follows.
As illustrated in
As illustrated in
An operation of the multiplexer controller 414 to control a slew rate of the pull-up unit PU2 by controlling the switches of the first multiplexer MUX1 will now be described.
The multiplexer controller 414 outputs a first multiplexer control signal MCON1 on the basis of the slew rate data SD. The first multiplexer control signal MCON1 selects a switch to be turned on among the first to k-th pull-up control switches PSW1 to PSW(k) of the first multiplexer MUX1. To this end, the first multiplexer control signal MCON1 may include at least one of the first to the k-th pull-up control signals PS1 to PS(k).
In “xd” marked in the slew rate data SD illustrated in
As the size of the slew rate data SD increases, the number of switches tp be turned on, among the first to k-th pull-up control switches PSW1 to PSW(k) of the first multiplexer MUX1 increases, and as a result, the number of PMOSs to be turned on, among the first to kth PMOSs PM1 to PM(k) of the pull-up unit PU2, increases. As the number of PMOSs to be turned on, among the first to kth PMOSs PM1 to PM(k) of the pull-up unit PU2, increases, turn-on resistance of the pull-up unit PU2 decreases. As the turn-on resistance of the pull-up unit PU2 decreases, a slew rate of the pull-up unit PU2 increases and a rising slope of the scan clock SCCLK increases.
As a result, the gate clock generator 400 according to the second embodiment may increase the slew rate the moment the scan clock SCCLK output from the pull-up unit PU2 rises in proportion to the slew rate data SD. For example, the gate clock generator 400 may adjust the slew rate of the first scan clock SCCLK1 output to the second field (Field2) on the basis of the slew rate data SD of “4” applied to the first field (Field1) to “100%”. Similarly, the gate clock generator 400 may adjust the slew rate of the second scan clock SCCLK2 output to the third field (Field3) to “90%” on the basis of the slew rate data SD of “3” applied to the second field (Field2) and adjust the slew rate of the third scan clock SCCLK3 output to the fourth field (Field4) to “70%” on the basis of the slew rate data SD of “1” applied to the third field (Field3).
The operation of the multiplexer controller 414 to control the slew rate of the pull-down unit PD2 by controlling the switches of the second multiplexer MUX2 is performed in the same manner as the operation of controlling the slew rate of the pull-up unit PU2.
That is, the multiplexer controller 414 outputs the second multiplexer control signal MCON2 on the basis of the slew rate data SD. The second multiplexer control signal MCON2 selects a switch to be turned on among the first to k-th pull-down control switches NSW1 to NSW(k) of the second multiplexer MUX2. The multiplexer controller 414 increases the number of switches to be turned on among the first to the k pull-down control switches NSW1 to NSW(k) of the second multiplexer MUX2 as the size of the slew rate data SD increases. As a result, the number of NMOS transistors which are turned on among the first to k-th NMOS NM1 to NM(k) of the pull-down portion PD2 increases and the turn-on resistance of the pull down unit PD2 decreases. As a result, the gate clock generator 400 according to the second embodiment may increase the slew rate the moment the scan clock SCCLK output from the pull-down unit PD2 falls in proportion to the slew rate data SD.
Although the method of controlling the first and second multiplexers MUX1 and MUX2 on the basis of one slew rate data SD has been described in this disclosure, the slew rate data SD may be separated to individually control the first and second multiplexers MUX1 and MUX2.
Also, the size of the slew rate data and the slew rate is not limited to the embodiment illustrated in
The gate clock generator according to the third embodiment will be described with reference to
The gate clock generator LS3 according to the third embodiment includes a logic unit LOGIC 3 and a buffer unit BUF 3.
The logic unit LOGIC 3 includes a counter 411, a buffer control signal generator 412, a GPM control signal generator 415, and a GPM controller 416.
The counter 411 and the buffer control signal generator 412 of the logic unit LOGIC 3 may have the same configuration and perform the same operation as those of the first embodiment described above. That is, although rising data and falling data are not shown in
The GPM control signal generator 415 receives first GPM control data GPMD1 and adjusts a modulation timing of the scan clock SCCLK on the basis of the first GPM control data GPMD 1. The GPM controller 416 receives second GPM control data GPMD2 and adjusts a GPM level of the scan clock SCCLK on the basis of the second GPM control data GPMD2.
The buffer unit BUF3 applies the gate high voltage VGH to the output terminal Nout and the gate low voltage VGL to the output terminal Nout while the first buffer control signal CONP is at a gate ON voltage level. A specific embodiment of the buffer unit BUF3 may be implemented in the form of the first embodiment or the second embodiment described above.
The GPM control signal generator 415 and the GPM controller 416 will now be described in detail.
The GPM controller 416 includes a discharge control transistor Mdis and a comparator 421 as illustrated in
The voltage level of the GPM voltage VG is varied by the GPM level adjusting unit GPML. The GPM level adjusting unit GPML adjusts the voltage level of the GPM voltage VG according to GPM level information defined by the second GPM control data GPMD2.
The GPM level adjusting unit GPML may adjust the voltage level of the GPM voltage VG by adjusting a resistance value of a variable resistor VR.
Referring to
An embodiment in which the GPM control signal generator 415 generates the GPM control signal and adjusts a modulation timing of the gate clock on the basis of the generated GPM control signal will be described below.
The counter 411 counts pulses of the main clock M_CLK from the reference time point and generates an ON-level GPM control signal GPMC when the counted value reaches a GPM count value CG.
The reference time point is set to a time point after the lapse of a predetermined time after the first and second GPM control data GPMD1 and GPMD2 are input, in consideration of a calculation time of the logic unit LOGIC3. The reference time point may be set to be the same as the reference time point of the rising data RD and the falling data FD illustrated in
The GPM count value CG may be set to Equation 2 below.
CG=Mtotal−y [Equation 2]
Here, “Mtotal” is the total number of main clocks included in one field and “y” is the size of the first GPM control data GPMD1.
Equation 2 is used to reduce the magnitude of the first GPM control data GPMD1, and if the number of bits allocated to the first GPM control data GPMD1 is sufficiently large, the size of the first GPM control data GPMD1 may be set to the GPM count value CG.
The GPM control signal GPMC turns on the discharge control transistor Mdis illustrated in
When the discharge control transistor Mdis is turned on in response to the ON-level GPM control signal GPMC, a current path is formed between the output terminal Nout for outputting the scan clock SCCLK and the ground voltage GND. As a result, the voltage level of the scan clock SCCLK gradually decreases from the gate high level VGH.
The comparator 421 generates a falling signal VD when the GPM voltage VG is equal to or higher than the voltage of the discharge node Ndis, and applies the falling signal VD to the GPM control signal generator 415. The GPM control signal generator 415 inverts the GPM control signal GPMC to an OFF level from a time point when the falling signal VD is received. As the GPM control signal GPMC is inverted to the OFF level, the discharge control transistor Mdis is turned off and the operation of discharging the scan clock SCCLK is stopped.
The gate clock generator of the third embodiment may adjust a modulation timing of the scan clock SCCLK in units of lines on the basis of the first GPM control data GPMD1. In addition, the gate clock generator 400 of the third embodiment may adjust the GPM voltage level of the scan clock SCCLK in units of lines on the basis of the second GPM control data GPMD2.
As described above, the gate clock generator according to the present disclosure may separately control the pulse width, the slew rate, and the GPM voltage level of the gate signals applied to each of the gate lines. Therefore, the present disclosure may be applied to various display devices, without being limited to a specific model. In addition, each of the gate clocks may be separately modulated in order to solve the problems inherent in a particular specification of a display device and problems that may arise when the display device is driven.
Hereinafter, a specific embodiment of an organic light emitting display device to which the gate clock generator of the present disclosure is applied will be described.
Referring to
The data line DL is supplied with a data voltage through a digital-to-analog converter (DAC) of the data driver 300 and the reference voltage line REFL is connected to a sensing unit SU. The sensing unit SU supplies a reference voltage through the reference voltage line REFL of the pixel or acquires a sensing voltage of the first node Ng.
The organic light emitting display device according to an embodiment of the present disclosure may adopt a technique of inserting a black image to shorten a moving picture response time (MPRT). The black data insertion (BDI) technique is to display a black image between neighboring image frames to effectively erase an image of a previous frame. The outline of the BDI technique and the operation of the gate clock generator of the present disclosure which may be applied thereto will be described below.
Referring to
During the first image data write interval IDW1 of a 8H period, the scan signals SCI for data writing of first to eighth scan signals SCAN1 to SCAN8 are sequentially applied to the first to eighth scan lines SCL. During a first image data write interval IDW11, a data voltage VDATA synchronized with the data write scan signals SCI is supplied to the data line DL.
During a first BDI interval BDI1 of the 1H period, the scan signals SCB for BDI are substantially simultaneously applied to eight contiguous pixel lines. The scan signals for BDI applied to first to eighth pixel lines HL1 to HL8 may be applied during the BDI interval BDI(j) (j is a certain natural number equal to or smaller than “n/8”). During the BDI interval, a data voltage for displaying a black image is applied to the data line DL.
A first precharge interval PRE1 of the 1H period is an interval for precharging a ninth pixel line HL9 using a ninth scan signal SCANS.
As described above, during the BDI interval, a plurality of scan signals are substantially simultaneously applied to the display panel DIS. In order to output a plurality of scan signals, the gate clock generator 400 substantially simultaneously outputs a plurality of scan clocks SCCLK. For example, as illustrated in
At a rising time and a falling time of the scan clocks SCCLK, a large voltage change occurs in the shift register 500 and a panel current I-GIP is generated in the display panel DIS. In particular, a larger panel current I-GIP is generated when the plurality of scan clocks SCCLK are substantially simultaneously applied to the shift register 500 during the BDI interval. The instantaneously generated panel current I-GIP induces electromagnetic interference (EMI). Since EMI is proportional to a current variation, larger EMI is generated at a start point and an end point of the BDI interval.
To improve this, the gate clock generator of the present disclosure controls the slew rate of the scan clocks output during the BDI interval.
Referring to
In the process of applying the BDI, brightness deviation may occur between the pixel lines, and in order to improve this, an operation of the gate clock generator is as follows.
First, an operation of the pixel will be described as follows.
Referring to
Referring to
Referring to
As described above, brightness of the organic light emitting diode OLED in the light emission interval Te is determined by the voltage difference Vgs between the first node Ng and the second node Ns of the driving transistor DT set in the programming interval Tp. Here, the reference voltage Vref applied to the second node Ns must be the same for all the pixel lines HL1 to HL(n). However, between the pixels connected to the same reference voltage line REFL, the voltage of the second node Ns may vary due to IR deviation of the reference voltage line REFL, thereby causing a brightness deviation between the pixel lines. This will be described with reference to
Referring to
It is ideal that the second node Ns is set to the reference voltage Vref when the second node Ns of the pixels and the reference voltage line REFL are electrically connected. However, the voltage of the second node Ns varies depending on the IR deviation. For example, a voltage variation occurs in proportion to “2I×R” at the second node Ns of the sixth pixel P6 in the sixth horizontal period 6-H and at the second node Ns of the seventh pixel P7 in the seventh horizontal period 7-H. Meanwhile, a voltage variation occurs in proportion to “IR” at the second node Ns of the eighth pixel P8 in the eighth horizontal period 8-H. Thus, although the same data voltage is applied to the sixth to eighth pixels P6 to P8, the eighth pixel P8 programmed in the eighth horizontal period 8-H represents different brightness as compared with the sixth and seventh pixels P6 and P7.
Referring to
As a method of adjusting the rising time of the ninth sense clock SECLK9, the embodiment described above with reference to
Since the gate clock generator according to the present disclosure can separately control the gate clocks, it may be applied to various gate driving methods.
In the present disclosure, since the timing of the gate clock is adjusted on a line-by-line basis, a pulse width of a gate pulse applied to a specific line may be extended. In addition, output order of the gate pulse may be changed without changing the shift register.
The various embodiments described above can be combined to provide further embodiments. All of the U.S. patents, U.S. patent application publications, U.S. patent applications, foreign patents, foreign patent applications and non-patent publications referred to in this specification and/or listed in the Application Data Sheet are incorporated herein by reference, in their entirety. Aspects of the embodiments can be modified, if necessary to employ concepts of the various patents, applications and publications to provide yet further embodiments.
These and other changes can be made to the embodiments in light of the above-detailed description. In general, in the following claims, the terms used should not be construed to limit the claims to the specific embodiments disclosed in the specification and the claims, but should be construed to include all possible embodiments along with the full scope of equivalents to which such claims are entitled. Accordingly, the claims are not limited by the disclosure.
Number | Date | Country | Kind |
---|---|---|---|
10-2018-0081288 | Jul 2018 | KR | national |
Number | Name | Date | Kind |
---|---|---|---|
20040155851 | Morii | Aug 2004 | A1 |
20050122295 | Sawabe | Jun 2005 | A1 |
20080136756 | Yeo | Jun 2008 | A1 |
Number | Date | Country | |
---|---|---|---|
20200020280 A1 | Jan 2020 | US |