The present disclosure relates generally power loss protection circuits and to related methods.
Capacitors and/or batteries are used to store energy in power loss protection systems.
An integrated circuit includes a switching converter control circuit operable in a buck mode and a boost mode. The switching converter control circuit comprises a gate driver circuit that has a first gate driver output node and second gate driver output node. The gate driver circuit generates a first control signal and supplies the first control signal onto the first gate driver output node. A first terminal of a high side transistor is coupled to the first gate driver output node and receives the first control signal. The gate driver circuit generates a second control signal and supplies the second control signal onto the second gate driver output node. A first terminal of a low side transistor is coupled to the second gate driver output node and receives the second control signal. The high side and low side transistors are used to switch a current through an inductor. In one embodiment, the high side transistor and the low side transistor are parts of the integrated circuit. In another embodiment, the high side transistor and the low side transistor are external to the integrated circuit.
During buck or boost operation of the switching converter control circuit, the high side and low side transistors are switched on and off in complementary fashion. The switching converter control circuit controls the high side and low side transistors such that both transistors are not in full-enhancement mode at the same time. If both transistors were in full-enhancement mode at the same time, then a supply terminal would be shorted to ground. During a first amount of time, a first transistor of the pair of transistors is disabled and a second transistor of the pair of transistors is enabled. At the beginning of a second amount of time, the gate driver circuit controls the second transistor to transition from an enabled state to a disabled state, and the gate driver circuit controls the first transistor to transition from a disabled state to be enabled in a constant current mode. During the second amount of time, the second transistor is transitioning off and the first transistor is controlled in a constant current mode. At the beginning of a third amount of time, the second transistor is fully disabled and no longer conducting current, and the gate driver circuit controls the first transistor to switch from the constant current mode to a full-enhancement mode. During the third amount of time, the second transistor is disabled and the first transistor is enabled. In one embodiment, the first amount of time, second amount of time, and third amount of time occur sequentially without any intervening time period.
When the switching converter control circuit is operating in the buck operating mode, the high side transistor is enabled in the constant current mode when the low side transistor is controlled to switch off at the beginning of the second amount of time. After the low side transistor is disabled and is no longer conducting current, the high side transistor is controlled to operate in full enhancement mode at the beginning of the third amount of time. When the switching converter control circuit is operating in the boost operating mode, the low side transistor is controlled to operate in constant current mode when the high side transistor is switched off at the beginning of the second amount of time. After the high side transistor is disabled and is no longer conducting current, the low side transistor is switched to operate in full-enhancement mode at the beginning of the third amount of time.
In one embodiment, a novel power MOSFET driver involves a high-side and low-side driver transistor pair coupled to drive an inductive load, where there is no switching cycle dead time when both the high-side and the low-side transistors are entirely off, but rather the high-side and low-side transistors are controlled so that there is modest and controlled shoot-through current but the shoot-through current occurs only for an initial short time period during switching. During this initial short time period, the magnitude of the shoot-through current is limited at a safe, fixed and predetermined constant current value. In one example, during switching, when the low-side transistor is to be turned off and the high-side transistor is to be turned on, the magnitude of the shoot-through current during the initial short time period is limited by current limiting current flow through the high-side transistor. After this initial short time period, the high-side transistor is no longer current limited, but rather it is made to operate in full enhancement mode during the remainder of the time that the high-side transistor is to be on. The term “safe” as the term is used here means that neither the high-side transistor nor the low-side transistor is harmed by unsustainably large magnitude shoot-through currents.
The foregoing is a summary and thus contains, by necessity, simplifications, generalizations and omissions of detail; consequently it is appreciated that the summary is illustrative only. Still other methods, and structures and details are set forth in the detailed description below. This summary does not purport to define the invention. The invention is defined by the claims.
The accompanying drawings, where like numerals indicate like components, illustrate embodiments of the invention.
Power loss protection integrated circuit 206 includes a VIN terminal 235, an EN terminal 236, a CSS terminal 237, an ISET terminal 238, several analog input terminals 239-243, a STR terminal 244, a voltage set input terminal BSET 245, a ground terminal GND 246, a CCOMP terminal 247, a VOUT terminal 263, an SCL terminal 248, a SDA terminal 249, a flag output terminal 250, a capacitor flat terminal CF 251, an HSB terminal 252, a SW terminal 253, a PGND terminal 254, an FB terminal 255, a REF terminal 256, a current switch circuit 257, an I2C interface and digital register control and digital state machine circuit 258, a health monitor circuit 259, an on-chip temperature sensor 260, a buck/boost switching converter control circuit 261, and a reference voltage circuit 262. The “terminals” mentioned above are integrated circuit terminals such as either bond pads of an integrated circuit chip or package terminals of an integrated circuit package that houses the actual integrated circuit chip.
The current switch circuit 257 is also called an eFuse circuit. The current switch circuit 257 can couple the VIN terminal 235 to the VOUT terminal 263 such that current can freely flow from the VIN terminal 235, through the current switch circuit 257, to the VOUT terminal 263, to VOUT output node 420, and to the load. When the current switch circuit 257 is ON in this way, it only introduces a 15 milliohm resistance in that current path. The current switch circuit 257 monitors the voltage on the VIN terminal. If the voltage on the VOUT terminal 263 is greater than the voltage on the VIN terminal 235, then the switch circuit 257 asserts the VOUT>VIN digital signal on conductor 286 to a digital logic high, otherwise the VOUT>VIN digital signal is a digital logic low. If the voltage on the VIN terminal is below an undervoltage value set by resistors 215 and 216, then the current switch circuit 257 is OFF such that the VIN terminal is not coupled to the VOUT terminal through the switch circuit 257. If the current switch circuit 257 detects the “UV” undervoltage condition, then it asserts the UV digital signal on conductor 264 to a digital logic high, otherwise the UV digital signal is a digital logic low. If the voltage on the VIN terminal is above a programmable overvoltage value, then the current switch circuit 257 is OFF such that the VIN terminal is not coupled to the VOUT terminal through the switch circuit 257. If the current switch 257 detects the “OV” overvoltage condition, then it asserts the OV digital signal on the OV conductor 285.
In addition to sensing voltages, the current switch circuit 257 also senses the magnitude of current flowing through the current switch between the VIN terminal and the VOUT terminal. If the current is below a predetermined high current value (AHC), and if the current switch 257 is to be ON as determined by the voltage on the VIN terminal, then the current switch is fully ON (to have a resistance of 15 milliohms or less). If, however, the current is detected to reach the high current value (AHC), then the current switch circuit begins to regulate the through-current so that the through-current remains at the high current value amount AHC but does not exceed AHC. The current switch 257 does this by controlling the gate voltages on a pair of series field effect transistors through which the through-current flows. Increasing the drain-to-source resistance RDS of these field effect transistors allows the flow of current to be maintained at the AHC amount. If, however, the RDS across the transistors becomes too high, or if the voltage on the VOUT terminal decreases too much, then the field effect transistors are not linearly regulated by controlling their RDS resistances, but rather the field effect transistors are turned on and off repeatedly with a duty cycle. The duty cycle is regulated in an attempt to limit the power dropped in the current switch circuit 257. In this way, the current switch circuit 257 serves a function of limiting the magnitude of a possible large inrush current (inrush power) that might otherwise flow into the system when the SSD device is initially plugged into the AC-to-DC adapter 203 when the storage capacitors 211 are fully discharged and when the COUT capacitor 221 is fully discharged. In the present example, the inrush current limit set by the resistance of resistor RSET 218 is a current (for example, two amperes) that is larger than a typical digital logic or analog signaling input terminal or output terminal could handle.
The CSS capacitor 217 slows down the start up slew rate of the current switch circuit 257, thereby providing a “soft start” operation. The board designer can select the capacitance value of the CSS capacitor to tailor the startup slew rate as desired. If left open, the startup slew rate defaults to one millivolt per microsecond. The high current value (AHS) is set by setting the resistance value of resistor RSET 218. The high current value AHC is roughly equal to one volt divided by the RSET value in ohms. If the current switch circuit 257 detects the “HC” high current condition, then it asserts the HC digital signal on conductor 265 to digital logic high, otherwise the HC digital signal is a digital logic low. The current switch circuit 257 includes a current sensor/mirror circuit 353 that provides a small auxiliary current flow whose magnitude is proportional to the magnitude of the main current flow through the current switch circuit 257 from the VIN terminal to the VOUT terminal. This small mirrored auxiliary current is converted into a voltage signal by making the current flow across the RSET resistor 218. The resulting voltage signal, whose magnitude is proportional to the current flow through the switch circuit 257, is output from the current switch circuit 257 via the switch current (SC1) conductor 266. The voltage signal SC1 on the switch current SC1 conductor 266 is indicative of the magnitude of the current flowing through the current switch 257. For additional information on the structure and operation of current sense/mirror circuit 353, see U.S. patent application Ser. No. 15/476,977 entitled “Fast Settlement Of Supplement Converter For Power Loss Protection System,” by Lam et al. filed on Apr. 1, 2017, now U.S. Pat. No. 10,090,675. The entire subject matter of U.S. patent application Ser. No. 15/476,977 is hereby incorporated by reference.
In addition to voltage signal SC1, the current switch circuit 257 also outputs another signal (SC2). Signal SC2 is a current that is proportional to the current flowing through the current switch 257 from the VIN terminal to the VOUT terminal. This current signal SC2 is communicated via conductor 293 to the switching converter control circuit 261. In the switching converter control circuit 261, the current SC2 is converted into a voltage signal by running the current through a resistor 402.
The buck/boost switching converter control circuit 261, together with external components 220, 221 and 223-227 is operable as a buck switching converter or as a boost switching converter. When it is operating in a boost mode, the converter receives a relatively low voltage from the VOUT terminal, and outputs a boosted up relatively high voltage onto the STR terminal 244. In one example, the voltage on the VOUT terminal is 3.3 volts DC, and the voltage that the converter drives onto the STR terminal 244 is 36 volts DC. This relatively high voltage serves to charge the capacitor bank 211 capacitors up to 36 volts. The magnitude of this charging voltage is set by the value of the RBSET resistor 219. When the converter is operating in a buck mode, the converter receives a relatively high voltage from the STR terminal 244, and outputs a bucked down relatively low voltage onto the VOUT terminal 263. In one example, the voltage on the STR terminal 244 is 36 volts (as set by the RBSET resistor), and the voltage that the converter drives onto the VOUT terminal is 3.3 volts DC. The buck/boost switching converter control circuit 261 has an active high boost disable digital signal input lead BOOST_DIS1267 and another active high boost disable digital input lead BOOST_DIS2268. If a digital logic high signal is present on either of these inputs, then the converter is prevented (disabled) from operating in the boost mode. The buck/boost switching converter control circuit 261 also has an active high digital signal input lead BUCK ON 269. If a digital logic high signal is present on this input 269, then the converter is made to start operating in the buck mode.
The health monitor circuit 259 includes an eight-channel sigma-delta Analog-to-Digital Converter (ADC), a set of compare-and-mask circuits, and a digital state machine. The health monitor circuit 259 autonomously monitors the voltages on eight input conductors 266 and 270-276 (8 channels). If any one of these voltages is detected to be below a corresponding lower voltage limit or is detected to be above a corresponding upper voltage limit, then this undervoltage or overvoltage condition is latched into a latch of the detecting compare-and-mask circuit, and the voltage on flag terminal 250 is pulled down to ground potential. The voltage on the open-drain flag terminal 250 is otherwise not pulled down, but rather is pulled up to the VDD supply voltage by external pullup resistor 222. The low voltage (ground potential) on flag terminal 250 and conductor 277 constitutes an interrupt signal 278. This active low interrupt signal 278 is supplied via conductor 277 onto the active low interrupt input terminal 279 of microcontroller 234. The low interrupt signal therefore interrupts the microcontroller 234. The microcontroller 234 can respond to the interrupt, as further explained below, by accessing the power loss protection integrated circuit 206 via the two-wire I2C bus 280. The two conductors SDL and SDA are the two conductors of the I2C bus. The values of the lower voltage limit and the upper voltage limit for each of the eight channels is user programmable (changeable via the microcontroller 234 under software control) via the I2C interface of terminals 248 and 249. In the present example, the measurable voltage range on conductor 266 corresponds to a measured through-current flowing through the current switch 257 in the range of from zero amperes to six amperes. In the present example, the measurable voltage range on conductor 270 corresponds to a measured voltage on the VIN terminal in the range of from zero volts to twenty volts. In the present example, the measurable voltage range on conductor 271 corresponds to a measured storage capacitor voltage on the STR terminal in the range of from zero volts to thirty-six volts. In the present example, the measurable voltage range on conductor 272 corresponds to a measured on-chip temperature in the range of from minus forty degrees Celsius to plus one hundred and fifty degrees Celsius.
The health monitor circuit 259 also includes a capacitor health check circuit 299. The capacitor health check circuit 299 includes a digital state machine. If the power loss protection integrated circuit 206 is not operating in the normal mode as indicated by the active high NORMAL_MODE digital signal on conductor 288, then the capacitor health check circuit is disabled. If, however, the power loss protection integrated circuit 206 has been operating in the normal mode for a least four minutes, at the conclusion of the four minute period the state machine disables the boost converter and enables a ten milliampere current source 350. The ten milliampere current source 350 sinks current from the STR terminal 244. At the end of a time period determined by the programmable value TSET[3:0], the state machine disables the ten milliampere current source 350 and enables a fifty milliampere current source 351 that sinks current from the STR terminal 244. The fifty milliampere current source remains enabled for a period of time determined by the value TSET[3:0]. In one example, this time period is one tenth the period of time the ten milliampere current source was enabled. If at any time during the period of time when either of the two sinking current sources is enabled the voltage on the STR terminal 244 falls below a programmable voltage, then a latch 352 is set. The programmable voltage is determined by the user programmable value THR[3:0]. The setting of the latch causes the voltage on the capacitor fault terminal CF 251 to be pulled down to ground potential. This is an indication of a capacitor fault condition. This active low fault signal 353 may, for example, be supplied onto a second interrupt input terminal 287. In addition, the LED 228 is on during the time when then capacitor fault signal is asserted low.
The I2C interface and digital register control and digital state machine circuit 258 is a digital block that includes an I2C serial bus interface circuit and a digital state machine circuit. There are various digital registers disposed in various places across the integrated circuit. The digital outputs of various ones of the bits of these registers are coupled to various circuits in the integrated circuit so that the stored digital values will control and affect operation of the circuitry. Other selected bits of the registers are used to capture the digital states of corresponding nodes in the circuitry. The I2C interface is usable to read and to write to any selected one of these registers via the DATA conductors 281, the enable conductors 282, the R/W conductor 283 and the strobe conductor 284. The DATA conductors 281, the R/W conductor 283, and the strobe conductor 284 extend to all these registers. For each register, there is one dedicated enable conductor that extends from the I2C interface logic to an enable input lead of that register.
To write an 8-bit value into a particular register, the I2C interface places the data to be written onto the DATA conductors 281. Because the access is a write, the voltage on the R/W conductor 282 is driven to a digital logic low level. The enable conductors to all the registers are driven to be disabled (digital logic low), except for the one desired register that is to be written. The enable conductor to that register is driven with a digital logic high signal. After these signals are set up, the strobe signal on conductor 284 is pulsed high to clock the data into the enabled register. The 8-bit value stored in a particular register can be read by the I2C interface in similar fashion except that the I2C interface does not drive data out on the DATA conductors, but rather the I2C is setup to read in data from the DATA conductors. In addition, the digital logic value driven onto the R/W conductor is a digital logic high value. When the data bus conductors are set up this way, a pulsing of the strobe signal causes the enabled register to output its 8-bit value onto the 8-bit DATA bus, so that the 8-bit value will then be latched into the I2C interface logic. In this way, the I2C interface can read from, and can write to, any selected one of the registers on the integrated circuit.
The magnitude of the relatively high voltage to which the converter boosts in the boost mode is user programmable, and is set by providing only one external resistor RBSET 219 of the appropriate resistance. Provided that the voltage on the voltage set input terminal BSET 245 is not below a first predetermined voltage V1 and is not above a second predetermined voltage V2, the magnitude of the resistance of this one RBSET resistor 219 corresponds directly to the magnitude of the relatively high voltage to which the STR terminal 244 is driven in the boost mode. The relatively high voltage to which the STR terminal 244 is driven in the boost mode is a gained-up version of the voltage on the BSET terminal 245. The voltage on the BSET terminal 245 is equal to the resistance of the RBSET resistor 219 multiplied by the twenty microampere current supplied by internal current source 289 of
During operation of the conventional gate driver circuit 300, the conventional gate driver circuit 300 switches the low side transistor Q2′ 302 from an enabled state to a disabled state and switches the high side transistor Q1′ 301 from a disabled state to an enabled state. Before turning on the high side transistor Q1′ 301 and switching off the low side transistor Q2′ 302, the conventional gate driver circuit 300 controls both high side transistor Q1′ 301 and low side transistor Q2′ 302 to switch off. The period of time both high side transistor Q1′ 301 and low side transistor Q2′ 302 are disabled is referred to as dead time. After the dead time period where both the high side transistor Q1′ 301 and low side transistor Q2′ 302 are off, the high side transistor Q1′ 301 is switched on. Upon switching on the high side transistor Q1′ 301, an amount of current flows from the the high side transistor Q1′ 301 through body diode 316 of the low side transistor Q2′ 302 to ground node 317 resulting in a current spike. The current that flows from the high side transistor Q1′ 301 through the body diode 316 of the low side transistor Q2′ 302 is also referred to as body diode reverse recovery current. The body diode reverse recovery current is one cause of inefficiencies associated with the conventional gate driver circuit 300. Minimizing dead time is typically desirable.
As shown in the waveform diagram for V_SW′ 318, during the deadtime periods T1 to T2 and T3 to T4, the voltage on the switch node 315 drops from approximately −0.5 volts to approximately −1.5 volts. A reverse recovery current spike is shown in the waveform diagram I_PWR′ 319. At time T2, a body diode reverse recovery current flows through body diode 316 and to the ground node 317 at time T2 when the the high side transistor Q1′ 301 is switched on. The decrease in voltage on the switch node 15 and reverse recovery current spike result in generally inefficient operation.
The gate driver circuit 400 generates the control signal N1406 using level shift circuit 411, a time delay circuit 412, an AND gate 413, and drive control signal generator circuit 414. Drive control signal generator circuit 414 comprises inverters 415 and 416, transistor Q3417, transistor Q4418, transistor Q5419, transistor Q6420, transistor Q7421, and current source circuit 422. A gate terminal of transistor Q3417 is coupled between a source terminal of transistor Q4418 and a drain terminal of transistor Q5419. The gate terminal of transistor Q3417 receives a control signal N3423. A gate terminal of transistor Q4418 is coupled to receive a control signal N4424 output from AND gate 413. A gate terminal of transistor Q5419 is coupled to receive a control signal N5425 output from inverter 416. A gate terminal of transistor Q6420 is coupled to receive a control signal N6426 output from inverter 415. A source terminal of transistor Q6420 is coupled to receive current IS output by current source circuit 422. A gate terminal of transistor Q7421 is coupled to receive the control signal N6426 output from inverter 415. A drain terminal of each of transistor Q6420, transistor Q4418, transistor Q3417, and Q7421 is coupled to the first gate driver output node 407. The gate driver circuit 400 generates the control signal N2409 using level shift circuit 427, a time delay circuit 428, and a NOR gate 429.
During operation of the gate driver circuit 400, the gate driver circuit 400 switches the low side transistor Q2402 from an enabled state to a disabled state and switches the high side transistor Q1401 from a disabled state to an enabled state without completely switching off both high side transistor Q1401 and low side transistor Q2402. Gate driver circuit 400 switches the current on the SW terminal without dead time. Prior to turning on the high side transistor Q1401, control signal HSON 404 has a digital logic low level and control signal LSON 408 has a digital logic high level.
To initiate turn on of the high side transistor Q1401, the PWM logic controller 405 asserts control signal HSON 404 and de-asserts control signal LSON 408. In response to control signal LSON 408 being de-asserted, gate driver circuit 400 controls low side transistor Q2402 to be disabled. In response to control signal HSON 404 being asserted, In the constant current mode, high side transistor Q1401 and transistor Q3417 form a current mirror. The driver control signal generator 414 controls the high side transistor Q1401 to operate in the first mode until the low side transistor Q2 is completely switched off.
In the first mode, N4424 is asserted to a digital logic high level causing transistor Q4418 to switch on and N5425 is deasserted to a digital logic low level causing transistor Q5419 to switch off. When transistor Q4418 is enabled and transistor Q5419 is disabled, transistor Q3417 operates as a diode-connected N-channel transistor such that high side transistor Q1401 and transistor Q3417 are connected as a current mirror in which the current through transistor Q3417 is the current IS set by current source 422. The high side transistor Q1401 and transistor Q3417 are connected as a current source because their gates are essentially connected together (through transistor Q4418 which is on), their sources are tied together, and the drain and the gate of one mirror transistor are tied together. The transistor Q1401 and transistor Q3417 operate as a current mirror provided that VDS across transistor Q1401 is greater than its saturation voltage. This happens soon after the start of a second amount of time (shortly after T1 shown in
After low side transistor Q2 is completely switched off, the driver control signal generator 414 enables the high side transistor Q1401 to operate in a second mode. In this example, the second mode is a full-enhancement mode. In the full-enhancement mode, the high side transistor Q1401 is completely on. Transistor Q1401 operates in the full-enhancement mode for a third amount of time (between T2 and T3 shown in
Bootstrap control circuit 431 is coupled to receive VDD supply voltage, a voltage on terminal VOUT, a voltage on terminal HSB 252, and a voltage on terminal SW 253. Bootstrap control circuit 431 supplies power to gate driver circuit 400. For additional information on the structure and operation of bootstrap circuit 431, see U.S. patent application Ser. No. 15/633,662 entitled “Optimized Gate Driver For Low Voltage Power Loss Protection System,” by Lam et al. filed on Jun. 26, 2017. The entire subject matter of U.S. patent application Ser. No. 15/633,662 is hereby incorporated by reference.
At time T1, the LSON 408 is de-asserted and HSON 404 is asserted. In response to LSON 408 being de-asserted, the low side transistor Q2402 is switched off. In response to HSON 404 being asserted, the high side transistor Q1401 is enabled in a first mode. The first mode is a constant current mode. In the constant current mode, control signal N1406 supplied to the gate of high side transistor Q1401 is at approximately 0.7 volts and control signal N3423 supplied to the gate of transistor Q3417 is at approximately 0.7 volts. The high side transistor Q1401 remains in the constant current mode between time T1 and T2. It is appreciated that no current spike is present at the start of the second amount of time at T1.
At time T2, the low side transistor Q2402 is completely off and the high side transistor Q1401 is controlled in a second mode. In this example, the second mode is a full-enhancement mode. The high side transistor Q1401 remains in the full-enhancement mode between time T2 and T3.
AT time T3, LSON 408 is asserted and HSON 404 is de-asserted. Transistor Q7421 is used to switch off high side transistor Q1401. From T4 to T4, low side transistor Q2402 is on.
In a second step (step 502), the first switching transistor is controlled to be in a disabled state and the second switching transistor is controlled to be in an enabled state during a first period of time. For example, between T0 and T1 in
In a third step (step 503), the first switching transistor is controlled to be in an enabled state and the second switching transistor is controlled to be in a disabled state during a second period of time. During the second period of time, the first switching transistor is controlled to operate in a first mode. During the second period of time, the second switching transistor is not completely disabled and still conducts current. For example, between T1 and T2 in
In a fourth step (step 504), the first switching transistor is controlled to operate in a second mode during a third period of time. During the third period of time, the second switching transistor does not conduct current. For example, between T2 and T3 in
Although certain specific embodiments are described above for instructional purposes, the teachings of this patent document have general applicability and are not limited to the specific embodiments described above. For example, although the high side transistor Q1401 and low side transistor Q2402 are shown as included within the power loss protection integrated circuit 206, in other embodiments the high side transistor Q1401 and low side transistor Q2402 are external to the power loss protection integrated circuit 206 and are not parts of the integrated circuit 206. Accordingly, various modifications, adaptations, and combinations of various features of the described embodiments can be practiced without departing from the scope of the invention as set forth in the claims.
This application claims the benefit under 35 U.S.C. § 119 of provisional application Ser. No. 62/357,739, entitled “Gate Driver To Decrease EMI With Shorter Dead-Time”, filed Jul. 1, 2016. The entirety of provisional application Ser. No. 62/357,739 is incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
5781045 | Walia | Jul 1998 | A |
5896059 | McCall et al. | Apr 1999 | A |
5955914 | Su et al. | Sep 1999 | A |
6107844 | Berg | Aug 2000 | A |
6618235 | Wagoner et al. | Sep 2003 | B1 |
6819149 | Shirasawa | Nov 2004 | B2 |
7141957 | Tolle | Nov 2006 | B2 |
7382116 | Endo | Jun 2008 | B2 |
7450354 | Tain et al. | Nov 2008 | B2 |
7489166 | Honda | Feb 2009 | B2 |
7504746 | Wong | Mar 2009 | B2 |
7710187 | Hiyama | May 2010 | B2 |
7852060 | Omet et al. | Dec 2010 | B2 |
7940092 | Zheng | May 2011 | B2 |
8067925 | Grimm | Nov 2011 | B2 |
8370659 | Chiasson et al. | Feb 2013 | B2 |
8441265 | Paulsen et al. | May 2013 | B2 |
8441306 | Chen et al. | May 2013 | B2 |
8479032 | Trantham et al. | Jul 2013 | B2 |
8607076 | Lester et al. | Dec 2013 | B2 |
9077175 | Su et al. | Jul 2015 | B2 |
9097747 | Ikeda et al. | Aug 2015 | B2 |
9268391 | Cahill-O'Brien et al. | Feb 2016 | B2 |
9389263 | Sartler et al. | Jul 2016 | B2 |
9461457 | Fukuta | Oct 2016 | B2 |
9490663 | Kim et al. | Nov 2016 | B1 |
9561792 | Kodawara | Feb 2017 | B2 |
9583794 | Adrian et al. | Feb 2017 | B2 |
9705402 | Carpenter, Jr. et al. | Jul 2017 | B1 |
9740258 | Morning-Smith et al. | Aug 2017 | B2 |
9946279 | Dinh et al. | Apr 2018 | B1 |
10020723 | Carpenter et al. | Jul 2018 | B1 |
10090675 | Lam et al. | Oct 2018 | B1 |
10110125 | Hung | Oct 2018 | B2 |
10270239 | Bahl | Apr 2019 | B2 |
20080169791 | Daio | Jul 2008 | A1 |
20090002054 | Tsunoda | Jan 2009 | A1 |
20090200982 | Hurtz | Aug 2009 | A1 |
20100123485 | Lee | May 2010 | A1 |
20100141326 | Tumminaro | Jun 2010 | A1 |
20100246224 | Zhang et al. | Sep 2010 | A1 |
20100277142 | Tan et al. | Nov 2010 | A1 |
20120049829 | Murakami | Mar 2012 | A1 |
20120056484 | Mumtaz | Mar 2012 | A1 |
20120139500 | Ye et al. | Jun 2012 | A1 |
20120213014 | Koyashiki et al. | Aug 2012 | A1 |
20130038140 | Seki | Feb 2013 | A1 |
20130038273 | Riggio et al. | Feb 2013 | A1 |
20130038307 | Saito | Feb 2013 | A1 |
20130088203 | Solie | Apr 2013 | A1 |
20130214823 | Kawamoto | Aug 2013 | A1 |
20130221926 | Furtner | Aug 2013 | A1 |
20150042292 | Mao et al. | Feb 2015 | A1 |
20150155783 | Li et al. | Jun 2015 | A1 |
20150263600 | Bhandarkar et al. | Sep 2015 | A1 |
20150303799 | Tang et al. | Oct 2015 | A1 |
20160065072 | Xiu et al. | Mar 2016 | A1 |
20160072403 | Niwa | Mar 2016 | A1 |
20160082946 | Kodawara | Mar 2016 | A1 |
20160105175 | Ishimatsu | Apr 2016 | A1 |
20160141907 | Mulawski | May 2016 | A1 |
20160274172 | Yoshida | Sep 2016 | A1 |
20160307086 | Nozoe | Oct 2016 | A1 |
20170059658 | Tanaka | Mar 2017 | A1 |
20170125995 | Nisi et al. | May 2017 | A1 |
20170126973 | Skeoch | May 2017 | A1 |
20170163088 | Toyoda | Jun 2017 | A1 |
20170201100 | Mumtaz | Jul 2017 | A1 |
20170324411 | Gong et al. | Nov 2017 | A1 |
20170346335 | Chen et al. | Nov 2017 | A1 |
20180069394 | Hagen et al. | Mar 2018 | A1 |
20180074564 | Paparrizos et al. | Mar 2018 | A1 |
20180275735 | Katou | Sep 2018 | A1 |
20180323699 | Carpenter, Jr. et al. | Nov 2018 | A1 |
20190041938 | Zupanc et al. | Feb 2019 | A1 |
Entry |
---|
Notice of Allowance for U.S. Appl. No. 15/466,681, dated Feb. 15, 2018, 8 pages. |
Non-Final Office Action for U.S. Appl. No. 15/476,977, dated Jan. 12, 2018, 14 pages. |
Notice of Allowance and Examiner-Initiated Interview Summary for U.S. Appl. No. 15/476,977, dated May 22, 2018, 12 pages. |
Non-Final Office Action for U.S. Appl. No. 16/051,475, dated Feb. 5, 2019, 16 pages. |
Final Office Action for U.S. Appl. No. 16/051,475, dated Aug. 19, 2019, 15 pages. |
Notice of Allowance and Examiner-Initiated Interview Summary for U.S. Appl. No. 16/051,475, dated Oct. 22, 2019, 9 pages. |
Non-Final Office Action for U.S. Appl. No. 15/633,662, dated Apr. 19, 2019, 28 pages. |
Final Office Action for U.S. Appl. No. 15/633,662, dated Aug. 22, 2019, 30 pages. |
Notice of Allowance for U.S. Appl. No. 15/633,662, dated Nov. 4, 2019, 8 page. |
Non-Final Office Action for U.S. Appl. No. 16/030,865, dated Sep. 5, 2019, 15 pages. |
Final Office Action for U.S. Appl. No. 16/030,865, dated Nov. 26, 2019, 11 pages. |
Advisory Action for U.S. Appl. No. 16/030,865, dated Jan. 29, 2020, 3 pages. |
Notice of Allowance for U.S. Appl. No. 16/030,865, dated Feb. 21, 2020, 8 pages. |
Notice of Allowance for U.S. Appl. No. 15/633,662, dated Jan. 31, 2020, 9 pages. |
Notice of Allowance for U.S. Appl. No. 16/051,475, dated Mar. 2, 2020, 8 pages. |
Notice of Allowance for U.S. Appl. No. 15/633,662, dated Apr. 15, 2020, 9 pages. |
Notice of Allowance for U.S. Appl. No. 16/051,475, dated Apr. 21, 2020, 8 pages. |
Corrected Notice of Allowability for U.S. Appl. No. 15/633,662, dated Aug. 18, 2020, 6 pages. |
Notice of Allowance for U.S. Appl. No. 16/931,066, dated Sep. 14, 2020, 8 pages. |
Number | Date | Country | |
---|---|---|---|
62357739 | Jul 2016 | US |