This application claims the priority benefit of Taiwan application serial no. 96100798, filed Jan. 9, 2007. All disclosure of the Taiwan application is incorporated herein by reference.
1. Field of the Invention
The present invention generally relates to a gate driver, and more particularly, to a gate driver of a display device.
2. Description of Related Art
In recent years, portable electronic devices and regular display devices have become popular with the rapid development of semiconductor technologies. Because of the advantages of low-voltage operation, non-radiation dispersion, light weight, and small size, liquid crystal displays (LCDs) have become a primary part of display devices. This results in the development of liquid crystal display technologies toward smaller size and low cost. Scanning drive circuits are playing an essential role in display panels.
The level shift unit 20 can shift a low-voltage logic level into a high-voltage logic level instantly. For example, in order to shift a low-voltage logic level 3V/0V into a high-voltage logic level 20V/−5V, reference is made to
It should be noted, each channel of a gate driver need to be assigned a shift register and a level shifter in the conventional technology of
Therefore, manufacturers of display panel are seeking for suitable solutions which can overcome the aforementioned problems.
The present invention provides a gate driver, which uses a demultiplexer to divide an original signal into a plurality of signal parts and transmit the signal parts to corresponding gate channels in order to drive gate lines of a load.
In order to address the aforementioned problem, the present invention provides a gate driver including a signal generator and a demultiplexer. The signal generator can generate an original signal which has a plurality of gate driving periods during an actuating period. The demultiplexer is coupled to the signal generator, and can divide the original signal into a plurality of signal parts and transmit the signal parts to corresponding gate channels during the gate driving periods. The gate channels correspond to gate lines of a load, respectively.
According to an embodiment of the present invention, the signal generator of the gate driver includes a shift register, a signal combining logic device and a level shifter. The shift register can receive a start pulse and transmit it gradually within itself to output a plurality of first signals. The signal combining logic device is coupled to the shift register and can combine the first signals to form a second signal. The level shifter is coupled between the signal combining logic device and the demultiplexer, and can shift the level of the second signal as the original signal.
According to another embodiment of the present invention, the gate driver further includes a logic control device and a logic circuit. The logic control device outputs a plurality of controlling signals corresponding to the gate driver periods, and the logic circuit includes a plurality of logic gates to receive the original signal and each determine whether the original signal passes therethrough according to the controlling signals, thereby causing the original signal to be divided into a plurality of signal parts and transmitted to corresponding gate channels, respectively.
In the present invention, by utilizing a gate driver having a demultiplexer and dividing an original signal generated by a signal generator into a plurality of signal parts and transmit the signal parts to the corresponding gate channels, the amount of shift registers and level shifters required in front-end circuit, the manufacturing cost of the gate driver can be reduced and the space occupation of chip can be reduced.
These and other exemplary embodiments, features, aspects, and advantages of the present invention will be described and become more apparent from the detailed description of exemplary embodiments when read in conjunction with accompanying drawings.
A logic control device 71 receives an original gate clock and an original start pulse from external, and then output gate clock having a longer period to the shift register unit 11. The shift register unit 11 receives the gate clock from the logic control device 71 and an original start pulse from external. In this embodiment, the period of the gate clock from the logic control device 71 is fourfold that of the original gate clock. During each gate clock, the shift register unit 11 transmits the original start pulse gradually within itself (shift register 511, 512, . . . ). That is, during a first period, the shift register 511 transmits the original start pulse to the shift register 512 and a level shifter 521, and then during a second period, the shift register 512 transmits the original start pulse to a shift register 513 and a level shifter 522. The remaining steps may be deduced by analogy, and therefore description thereof is omitted. When the level shifters 521, 522 have received output signals from the shift registers 511, 512, they can elevate the potential level of the signals and then output the signals having elevated potential level. Thus, the signal generator including the shift register unit 11 and the level shift unit 21 may generate a plurality of original signals to the demultiplexer 31.
It should be noted, in this embodiment, the demultiplexer 31 includes “AND” gates 531˜539. The “AND” gates 531˜539 each includes two inputs. One of the inputs is coupled to one of connecting lines L1˜L4, and another is coupled to the level shift unit 21. The “AND” gates 531˜534 receive an output signal from the level shifter 521, and the “AND” gates 535˜539 receive an output signal from the level shifter 522. The connecting lines L1˜L4 can gradually elevate potential levels (logic 1) during each unit time (a quarter of the gate clock ), and the remaining steps may be deduced by analogy. In other words, each “AND” gate functions as a switch, and the connecting lines L1˜L4 determine whether the output signal of the level shift unit 21 pass through the “AND” gates 531˜539. For example, the original signal 521-out generated by the signal generator has four gate driving periods during an actuating period. The “AND” gate 531 of the demultiplexer 31 switches a part of the plus width of the original signal 521-out to a corresponding gate channel (i.e. the output signal 531-out is output to the output buffer 541) during a first gate driving period. The “AND” gate 532 of the demultiplexer 31 switches a part of the plus width of the original signal 521-out to another corresponding gate channel (i.e. the output signal of 532-out is output the output buffer unit 542) during a second gate driving period. It can be deduced that the demultiplexer can divide the original signal into a plurality of signal parts and transmit the signal parts to the corresponding gate channels during the gate driving periods, and the gate channels can correspond to gate lines of a load, respectively.
To emphasize advantages of preferred embodiments of present invention, the present invention is compared with conventional technologies. Comparing
If desired, those of ordinary skill in the art can change the number of connecting lines according to the teachings of embodiments of the present invention described above.
If desired, those of ordinary skill in the art can substitute the “AND” gates with other suitable logic gates and correspondingly adjust the demultiplexer and the output buffer unit according to the teachings of the embodiments of the present invention described above. For example,
If desired, those of ordinary skill in the art can rearrange the demultiplexer 31 at various dispositions and correspondingly adjust circuits according to the teachings of embodiments of the present invention described above. For example,
Referring to
If desired, those of ordinary skill in the art can change implementation of the shift register unit 31 according to the teachings of embodiments of the present invention described above.
The demultiplexer may include a logic control device according to another embodiment of the present invention.
Table 2 illustrates the amount of components of each group in a gate driver. It can be seen from Table 2, the amounts of shift registers and level shifters in group 1 both are 20. By employing five connecting lines, the number of “AND” gates and output buffers are 100. Groups 2-10 can be deduced similarly, thus will be not described in detail. The logic control device 371 may control a period of a gate clock. Provided that a period of an initial gate clock is five unit times, when an initial original start pulse is input to the group 1 from external, the logic control device 371 may send a gate clock having a period of five unit times to the group 1 simultaneously. The original start pulse is gradually transmitted within the group 1. After transfer in the group 1 has been completed, the original start pulse can be transferred to the group 2, subsequently. The logic control device 371 may adjust the periods of gate clocks according to the number of connecting lines of different groups. When the original start pulse is transmitted from the group 1 to the group 2, the logic control device 371 may adjust the period of gate clocks to five basic times. That is, all periods of gate clocks received by the other groups are five unit times. When the original start pulse is transmitted from the group 2 to the group 3, the logic control device 371 may adjust the period of gate clocks to four basic times. That is, all periods of gate clocks received by other groups are four unit times. The remaining groups can be deduced similarly, and will not be described in detail.
The logic control device 371 also can provide controlling signals to the connecting lines L1˜L5. That is, when each groups receive the original start pulse, the logic control device 371 can adjust controlling modes according to the amount of connecting lines in different groups. Such as, when the group 1 receives the original start pulse, the logic control device 371 may gradually provide potential level of logic 1 to the connecting lines L1˜L5. When the group 2 receives the original start pulse, the logic control device 371 may gradually provide potential level of logic 1 to the connecting lines L1˜L5. When the group 3 receives the original start pulse, the logic control device 371 may gradually provide potential level of logic 1 to the connecting lines L1˜L4. The rest may be deduced by analogy. 270 registers required in the conventional technology can be replaced by 56 shift registers and 56 level shifters. The gate driver according the embodiments can achieve the same performance by using less number of devices, which can greatly reduce the cost.
The logic control device 371 also can control the actuating states of the shift register 17 in different groups. Presently, a normal number of outputs of a gate driver may be 270, 263, 256, 240, or 200. Of course, the number of outputs may be adjusted as needed. The implementation of 270 outputs has been described. When a user needs 263 outputs, the logic control device 371 may achieve so by sending disabling signals to turn off the groups 5, 6. Similarly, if a user needs 256 outputs, the logic control device 371 may achieve so by sending disabling signals to turn off the groups 4˜7. If a user needs 240 outputs, the logic control device 371 may achieve so by sending disabling signals to turn off the groups 2˜9. This can result in an improved versatility of the gate driver and contribute in reducing the manufacturing cost.
As mentioned above, in the preferred embodiment of the present invention, an original signal can be generated using a signal generator, and be sent as a decoding signal through a plurality of connecting lines of a demultiplexer, thereby a long-period signal can be divided into a plurality of signal parts and then sent out. The number of shift registers and level shifters in front-end circuit is reduced, the manufacturing cost is reduced and the chip space occupation is reduced.
It will be apparent to those skilled in the art that various modifications and variations can be made to the structure of the present invention without departing from the scope or spirit of the invention. In view of the foregoing, it is intended that the present invention cover modifications and variations of this invention provided they fall within the scope of the following claims and their equivalents.
Number | Date | Country | Kind |
---|---|---|---|
96100798 | Jan 2007 | TW | national |