The present disclosure relates to a gate driving circuit, a display circuit, a driving method and a display apparatus.
Since a design of an organic light-emitting diode (OLED) pixel adopts a current-controlled type mostly, threshold voltages (Vth) of driving transistors of respective pixel units inside an entire panel are non-uniform and Vth offset produced after operation for a long period would reduce uniformity of displaying of the panel. Therefore, the above problem is avoided from occurring through a Vth compensation pixel design. In order to raise a process integration of an OLED display panel and at the same time reduce the cost, adopting gate driver on array (GOA) technology is a development trend in the future. However, the Vth compensation pixel design of OLED needs a peripheral gate driving circuit to cooperate therewith to provide a driving signal for performing the Vth compensation process. Therefore, a high requirement is set forth for the gate driving circuit.
In general, Vth compensation of pixels can be divided into threshold compensation within pixels and threshold compensation outside pixels. The way of compensation outside pixels is to provide a compensating signal to the pixels by disposing a threshold compensating unit outside the pixels. However, in the process of the threshold compensation, a peripheral gate driving circuit is needed to provide a matched gate driving signal.
There are provided in some embodiments of the present disclosure a gate driving circuit, a display circuit, a driving method and a display apparatus, which are capable of providing a matched gate driving signal in the process of threshold compensation outside pixels.
In one aspect of the present disclosure, there is provided a gate driving unit comprising at least three GOA units, each of which comprises a signal input terminal, an output terminal, a reset terminal and an idle output terminal.
A signal input terminal of a first stage of GOA unit is input with a first frame start signal, and a reset terminal thereof is connected to an idle output terminal of a third stage of GOA unit.
A signal input terminal of a second stage of GOA unit is input with a second frame start signal.
A reset terminal of a 2n-th stage of GOA unit is connected to an idle output terminal of a (2n−1)-th stage of GOA unit and a signal input terminal of a (2n+1)-th stage of GOA unit.
A reset terminal of the (2n+1)-th stage of GOA unit is connected to an idle output terminal of a (2n+3)-th stage of GOA unit.
A signal input terminal of a (2n+2)-th stage of GOA unit is connected to an idle output terminal of a 2n-th stage of GOA unit.
An output terminal of the 2n-th stage of GOA unit and an output terminal of the (2n+1)-th stage of GOA unit output a gate driving signal to a pixel unit in a n-th row through a logic or unit, where n is a positive integer.
Optionally, the gate driving circuit further comprises a logic inverse unit disposed between the logic or unit and the pixel unit in the n-th row.
The output terminal of the 2n-th state of GOA unit and the output terminal of the (2n+1)-th stage of GOA unit are connected to an input terminal of the logic or unit, an output terminal of the logic or unit is connected to an input terminal of the logic inverse unit, and an output terminal of the logic inverse unit outputs the second gate driving signal, where n is a positive integer.
Optionally, the GOA unit comprises: a pull-up sub-circuit, a pull-down sub-circuit, a reset sub-circuit, an idle output sub-circuit and an output sub-circuit.
The pull-up sub-circuit is connected to the signal input terminal, a first level terminal, a first clock signal terminal, a second clock signal terminal, a first node, a second node, a third node and a fourth node, wherein the pull-up sub-circuit is configured to make a voltage of the first node consistent with the signal input terminal, make a voltage of the second node consistent with the signal input terminal or make the voltage of the second node consistent with a voltage of the fourth node, make a voltage of the third node consistent with a voltage of the first level terminal, and make the voltage of the fourth node consistent with a voltage of the first clock signal terminal under the control of signals of the signal input terminal, the first level terminal, the first clock signal terminal and the second clock signal terminal.
The pull-down sub-circuit is connected to a second level terminal, a third level terminal, the idle output terminal, the output terminal, a first node, a second node, a third node and a fourth node, and is configured to make a voltage of the third node consistent with that of the second level terminal under the control of a signal of the first node, make voltages of the first node and the second node and the second level terminal under a control of a signal of the third node, make a voltage of the output terminal and the second level terminal under the control of the signal of the third node, make a voltage of the output terminal and the third level terminal under the control of the signal of the third node, and make a voltage of the fourth node and the third level terminal under the control of the signal of the third node.
The reset sub-circuit is connected to the reset terminal, the second level terminal, the first node and the second node, and is configured to make the voltages of the first node and the second node consistent with the second level terminal under the control of a signal of the reset terminal.
The idle output sub-circuit is connected to the first node, the second clock signal terminal and the idle output terminal, and is configured to output a signal of the second clock signal terminal at the idle output terminal under the control of the first node.
The output sub-circuit is connected to the first node, the second clock signal terminal and the output terminal, and is configured to output the signal of the second clock signal terminal at the output terminal under the control of the first node.
Optionally, the idle output sub-circuit comprises: a first transistor, whose gate is connected to the first node, source is connected to the second clock signal terminal, and drain is connected to the idle output terminal.
Optionally, the pull-up sub-circuit comprises: a fourth transistor, a sixth transistor, a seventh transistor, an eleventh transistor, and a fourteenth transistor.
A gate and a source of the fourth transistor are connected to the first level terminal, and a drain thereof is connected to the second node.
A gate and a source of the sixth transistor are connected to the signal input terminal, and a drain thereof is connected to the second node.
A gate of the seventh transistor is connected to the first node, a source thereof is connected to the second clock signal terminal, and a drain thereof is connected to the fourth node.
A gate of the eleventh transistor is connected to the idle output terminal, a source thereof is connected to the second node, and a drain thereof is connected to the fourth node.
A gate of the fourteenth transistor is connected to the first clock signal terminal, a source thereof is connected to the second node, and a drain thereof is connected to the first node.
Optionally, the pull-down sub-circuit comprises: a second transistor, a third transistor, a fifth transistor, an eighth transistor, a tenth transistor and a thirteenth transistor.
A gate of the second transistor is connected to the third node, a source thereof is connected to the idle output terminal, and a drain thereof is connected to the second level terminal.
A gate of the third transistor is connected to the first node, a source thereof is connected to the third node, and a drain thereof is connected to the second level terminal.
A gate of the fifth transistor is connected to the third node, a source thereof is connected to the first node, and drain thereof is connected to the second node.
A gate of the eighth transistor is connected to the third node, a source thereof is connected to the fourth node, and a drain thereof is connected to the third level terminal.
A gate of the tenth transistor is connected to the third node, a source thereof is connected to the output terminal, and a drain thereof is connected to the third level terminal.
A gate of the thirteenth transistor is connected to the third node, a source thereof is connected to the second node, and a drain thereof is connected to the second level terminal.
Optionally, the reset sub-circuit comprises: a twelfth transistor and a fifteenth transistor.
A gate of the twelfth transistor is connected to the reset terminal, a source thereof is connected to the first node, and a drain thereof is connected to the second node.
A gate of the fifteenth transistor is connected to the reset terminal, a source thereof is connected to the second node, and a drain thereof is connected to the second level terminal.
Optionally, the output sub-circuit comprises a ninth transistor, whose gate is connected to the first node, source is connected to the second clock signal terminal, and drain is connected to the output terminal.
Optionally, the first frame start signal is a single pulse signal, and the second frame start signal is a multi-pulse signal.
Or, the second frame start signal is a single pulse signal, and a pulse width of the second frame start signal comprises at least two clock cycles of a clock signal input to the first gate driving circuit.
Optionally, m stages of GOA units are connected between the 2n-th stage of GOA unit and the (2n+2)-th stage of GOA unit in cascades.
According to another aspect of the present disclosure, there is provided a display circuit, comprising a pixel unit, a data voltage unit, and further comprising a first gate driving circuit and a second gate driving circuit.
The first gate driving circuit is any one of the gate driving circuit described above.
The second gate driving circuit is any one of the gate driving circuit described above.
The first gate driving circuit is configured to input a first gate driving signal to the pixel unit.
The second gate driving circuit is configured to input a second gate driving signal to the pixel unit.
The pixel unit is configured to perform threshold compensating and simultaneously display gray scale through the data voltage unit under a control of the first gate driving signal and the second gate driving signal.
According to another aspect of the present disclosure, there is provided a driving method of a display circuit, comprising following steps:
inputting a first gate driving signal to a pixel unit through a first gate driving circuit;
inputting a second gate driving signal to a pixel unit through a second gate driving circuit;
inputting a threshold compensating signal and a gray scale driving signal to the pixel unit through the data voltage unit; and
controlling the pixel unit to perform threshold compensating according to the threshold compensating signal and simultaneously display gray scale according to the gray scale driving signal through the first gate driving signal and the second gate driving signal.
Optionally, the first gate driving signal and the second gate driving signal are multi-pulse signals.
Optionally, the first gate driving signal is a pulse signal comprising at least two kinds of pulse width, and/or the second gate driving signal is a pulse signal comprising at least two kinds of pulse width.
According to another aspect of the present disclosure, there is provided a display apparatus comprising the display circuit described above.
In the embodiments of the present disclosure, the first gate driving signal is input to the pixel unit through the first gate driving circuit, the second gate driving signal is input to the pixel unit through the second gate driving circuit, and the pixel unit is controlled through the first gate driving signal and the second gate driving signal to perform threshold compensating and gray scale displaying simultaneously. Threshold compensating and gray display displaying of the pixel unit can be performed simultaneously under the control of signals of two gate driving units, so that the matched gate driving signal is provided in the process of threshold compensating outside pixels.
A gate driving circuit, a display circuit, a driving method and a display apparatus provided in embodiments of the present disclosure will be described below in detail by combining with accompanying figures, wherein same figure references are used to indicate same elements in the present disclosure. In the following description, a large amount of specific details are given for the purpose of explaining, so as to provide comprehensive understanding of one or more embodiments. However, obviously, the embodiments can also be implemented without these specific details.
Switching transistors and driving transistors adopted in all the embodiments of the present disclosure can be thin film transistors or field effect transistors or other devices having the same characteristics. Since a source and a drain of a switching transistor adopted herein are symmetrical, the sources and drains can be exchanged with each other. In the embodiments of the present disclosure, in order to distinguish the two electrodes other than a gate of a transistor, one electrode is called as a source, and the other electrode is called as a drain. According to forms in the figures, it is prescribed that a middle terminal of a switching transistor is a gate, a signal input terminal thereof is a drain, and an output terminal thereof is a source. In addition, the switching transistor adopted in the embodiments of the present disclosure comprises a P type switching transistor and a N type switching transistor, wherein the P type switching transistor is turned on when the gate is at a low level and is turned off when the gate is at a high level, while the N type switching transistor is turned on when the gate is at the high level and is turned off when the gate is at the low level; a driving transistor comprises a P type and a N type, wherein the P type driving transistor is in an amplified state or in a saturated state when a gate voltage is at the low level (the gate voltage is smaller than a source voltage) and an absolute of a voltage difference between the gate and the source is greater than a threshold voltage; wherein the N type driving transistor is in an amplified state or in a saturated state when a gate voltage thereof is at the high level (the gate voltage is greater than the source voltage) and an absolute of a voltage difference between the gate and the source is greater than a threshold voltage.
In
the second gate driving circuit 13 is configured to input a second driving signal 13 to the pixel unit 11;
the pixel unit 11 is configured to perform threshold compensating and simultaneously display gray scale through the data voltage unit 14 under the control of the first gate driving signal and the second gate driving signal.
Herein, the pixel unit 11 is arranged in an array form generally. The data voltage unit 14 is capable of providing a data line signal with a threshold voltage compensating signal so as to perform threshold compensating on the pixel unit 11. The embodiments of the present disclosure do not limit the specific circuit configuration of the pixel unit 11. The pixel unit 11 controls operation timing by at least two gate driving signals.
In the circuit of
As shown in
In
The signal input terminal of a second stage of GOA unit (such as S/R1-1 shown in
the reset terminal RESET of a 2n-th stage of GOA unit is connected to the idle output terminal COUT of a (2n−1)-th stage of GOA unit and the signal input terminal INPUT of a (2n+1)-th stage of GOA unit;
the reset terminal RESET of the (2n+1)-th stage of GOA unit is connected to the idle output terminal COUT of a (2n+3)-th stage of GOA unit;
the signal input terminal INPUT of a (2n+2)-th stage of GOA unit is connected to the idle output terminal COUT of a 2n-th stage of GOA unit;
the output sub-circuit OUT of the 2n-th stage of GOA unit and the output terminal OUT of the (2n+1)-th stage of GOA unit output a gate driving signal Gate(n) to a pixel unit in a n-th row through a logic or unit OR, where n is a positive integer.
Herein, it can be understood that the logic or unit OR is capable of superimposing signals of the output terminal OUT of the 2n-th stage of GOA unit and the output terminal OUT of the (2n+1)-th stage of GOA unit in time domain for output.
In
In
In
In
In
As shown in
A gate and a source of the fourth transistor M4 are connected to the first level terminal V1, and a drain thereof is connected to the third node c.
A gate and a source of the sixth transistor M6 are connected to the signal input terminal INPUT, and a drain thereof is connected to the second node b.
A gate of the seventh transistor M7 is connected to the first node a, a source thereof is connected to the second clock signal terminal CLKB, and a drain thereof is connected to the fourth node d.
A gate of the eleventh transistor M11 is connected to the idle output terminal COUT, a source thereof is connected to the second node b, and a drain thereof is connected to the fourth node d.
A gate of the fourteenth transistor M14 is connected to the first clock signal terminal CLKA, a source thereof is connected to the second node b, and a drain thereof is connected to the first node a.
As shown in
A gate of the second transistor M2 is connected to the third node c, a source thereof is connected to the idle output terminal COUT, and a drain thereof is connected to the second level terminal V2.
A gate of the third transistor M3 is connected to the first node a, a source thereof is connected to the third node c, and a drain thereof is connected to the second level terminal v2.
A gate of the fifth transistor M5 is connected to the third node c, a source thereof is connected to the first node a, and drain thereof is connected to the second node b.
A gate of the eighth transistor M8 is connected to the third node c, a source thereof is connected to the fourth node d, and a drain thereof is connected to the third level terminal V3.
A gate of the tenth transistor M10 is connected to the third node c, a source thereof is connected to the output terminal OUT, and a drain thereof is connected to the third level terminal V3.
A gate of the thirteenth transistor M13 is connected to the third node c, a source thereof is connected to the second node b, and a drain thereof is connected to the second level terminal V2.
As shown in
A gate of the twelfth transistor M12 is connected to the reset terminal RESET, a source thereof is connected to the first node a, and a drain thereof is connected to the second node b.
A gate of the fifteenth transistor M15 is connected to the reset terminal RESET, a source thereof is connected to the second node b, and a drain thereof is connected to the second level terminal V2.
As shown in
Further, optionally, the first frame start signal is a single pulse signal, and the second frame start signal is a multi-pulse signal. Alternatively, the second frame start signal is a single pulse signal, and a pulse width of the second frame start signal comprises at least two clock cycles of a clock signal input to the first gate driving circuit.
Further, in stages of GOA units are connected in cascades between the 2n-th stage of GOA unit and the (2n+2)-th stage of GOA unit. Exemplarily, as shown in
The operating process of the gate driving circuit will be described below by referring to the schematic diagrams of timing signals as shown in
In
In the non-outputting process of the present stage, the respective transistors of the pull-up sub-circuit 41 are in the turn-off state, and the respective transistors in the pull-down sub-circuit 42 are in the turn-on state. The respective transistors in the reset sub-circuit 43 are in the turn-on state, and the respective transistors in the output sub-circuit 45 and the idle output sub-circuit 44 are in the turn-off state. At this time, the OUT terminal of the output sub-circuit 45 does not output, and the COUT terminal of the idle output terminal 44 does not output either.
For the odd number stages of GOA units in the gate driving circuit, during the outputting process of the present stage of GOA unit, the respective transistors in the pull-up sub-circuit 41 are in the turn-on state, and the respective transistors in the pull-down sub-circuit 42 are in the turn-off state; the respective transistors in the reset sub-circuit 43 are in the turn-off state, and the respective transistors in the output sub-circuit 45 and the idle output sub-circuit 44 are in the turn-on state. Exemplarily, as shown in
The output signal of the 2n-th stage of GOA unit and the output signal of the (2n+1)-th stage of GOA unit are superimposed by the logic or unit OR for outputting to obtain the gate driving signal Gate(n) of the pixel unit in the n-th row. As shown in
For the operation principle of the gate driving unit as shown in
The gate driving circuit provided in the above embodiments provides the first gate driving signal Gate1 and the second gate driving signal Gate2 to the pixel unit 11. During a period of time Blank, Gate2 controls T3 to be turned on to monitor the pixel current monitoring signal Monitor, so as to perform threshold voltage compensation. During a period of time t1, the data line Data is input with a reference signal Vref, and during this period of time t1, Gate1 controls T2 to be turned on to extract the pixel current monitoring signal Monitor. During a period of time t 2, Gate(1) controls T2 to be turned off, and the data voltage unit 14 provides the data line signal with the threshold compensating signal and the gray scale driving signal according to the pixel current monitoring signal.
Of course, the timing states of the first gate driving signal generated by the first gate driving circuit 12 and the second gate driving signal generated by the second gate driving circuit 13 provided in the exemplary embodiments described above are just a possible implementation form. When the clock signal and the frame start signal input to the GOA unit are adjusted, the first gate driving signal and the second gate driving signal of other timing states may be generated to be output, to which no specific limitation is made.
In the exemplary embodiments described above, the first gate driving signal is input to the pixel unit through the first gate driving circuit; the second gate driving signal is input to the pixel unit through the second gate driving circuit; and the pixel unit is controlled by the first gate driving signal and the second gate driving signal to perform threshold compensating and gray scale displaying simultaneously. Since the threshold compensating and the gray display displaying of the pixel unit can be performed simultaneously under the control of signals of two gate driving units, the matched gate driving signal is provided in the process of external threshold compensating of pixels.
in step 101, a first gate driving signal is input to a pixel unit by a first gate driving circuit;
in step 102, a second gate driving signal is input to a pixel unit by a second gate driving circuit;
in step 103, a threshold compensating signal and a gray scale driving signal are input to the pixel unit by a data voltage unit; and
in step 104, the pixel unit is controlled by the first gate driving signal and the second gate driving signal to perform threshold compensating according to the threshold compensating signal and display the gray scale according to the gray scale driving signal simultaneously.
Optionally, the first gate driving signal and the second gate driving signal are multi-pulse signals. Optionally, the first gate driving signal is a pulse signal comprising at least two kinds of pulse width, and/or the second gate driving signal is a pulse signal comprising at least two kinds of pulse width.
In the driving method of the display circuit, the first gate driving signal is input to the pixel unit through the first gate driving circuit, the second gate driving signal is input to the pixel unit through the second gate driving circuit, and the pixel unit is controlled through the first gate driving signal and the second gate driving signal to perform threshold compensating and gray scale displaying simultaneously. Threshold compensating and gray display displaying of the pixel unit can be performed simultaneously under the control of signals of two gate driving units, so that the matched gate driving signal is provided in the process of external threshold compensation of pixels.
There is further provided in embodiments of the present disclosure a display apparatus, comprising any one of the display circuits described above. The display circuit comprises a pixel unit, a first gate driving circuit and a second gate driving circuit. The display apparatus can be a display device such as an electronic paper, a mobile phone, a TV set, a digital photo frame, etc.
The above descriptions are just specific implementations of the present disclosure. The protection scope of the present disclosure is not limited thereto. Any alternation or replacement that can be easily conceived for those skilled in the art who are familiar with the technical field within the technical scope disclosed by the present disclosure shall fall into the protection scope of the present disclosure. Therefore, the protection scope of the present disclosure shall be subjected to the protection scope of the claims.
The present application claims the priority of a Chinese patent application No. 201410555509.2 filed on Oct. 17, 2014. Herein, the content disclosed by the Chinese patent application is incorporated in full by reference as a part of the present disclosure.
Number | Date | Country | Kind |
---|---|---|---|
2014 1 0555509 | Oct 2014 | CN | national |
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/CN2015/077384 | 4/24/2015 | WO | 00 |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO2016/058352 | 4/21/2016 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
20050093464 | Shin | May 2005 | A1 |
20050093804 | Yamazaki et al. | May 2005 | A1 |
20050280614 | Goh | Dec 2005 | A1 |
20070024546 | Jang et al. | Feb 2007 | A1 |
20070075938 | Sung et al. | Apr 2007 | A1 |
20080018629 | Uchino et al. | Jan 2008 | A1 |
20100053047 | Chen | Mar 2010 | A1 |
20100053233 | Ishiguro et al. | Mar 2010 | A1 |
20110279430 | Koh | Nov 2011 | A1 |
20120019499 | Hwang | Jan 2012 | A1 |
20140168282 | Mun | Jun 2014 | A1 |
20150009113 | Zeng | Jan 2015 | A1 |
20150145757 | Asano | May 2015 | A1 |
20160063961 | Pyo | Mar 2016 | A1 |
20160247446 | Cao et al. | Aug 2016 | A1 |
Number | Date | Country |
---|---|---|
1846243 | Oct 2006 | CN |
1860519 | Nov 2006 | CN |
1901017 | Jan 2007 | CN |
101154342 | Apr 2008 | CN |
101191920 | Jun 2008 | CN |
101192381 | Jun 2008 | CN |
101276548 | Oct 2008 | CN |
101295481 | Oct 2008 | CN |
100476941 | Apr 2009 | CN |
101408684 | Apr 2009 | CN |
101866619 | Oct 2010 | CN |
201681587 | Dec 2010 | CN |
102654968 | Sep 2012 | CN |
103077662 | May 2013 | CN |
103165079 | Jun 2013 | CN |
103345941 | Oct 2013 | CN |
103578411 | Feb 2014 | CN |
103941439 | Jul 2014 | CN |
104282269 | Jan 2015 | CN |
104282270 | Jan 2015 | CN |
2006251515 | Sep 2006 | JP |
20060041045 | May 2006 | KR |
20080010986 | Jan 2008 | KR |
Entry |
---|
Chinese Office Action dated Feb. 29, 2016. |
ISR and WO dated Jul. 3, 2015. |
International Search Report dated Jul. 15, 2015. |
First Chinese Office Action dated Mar. 2, 2016. |
International Preliminary Report dated Apr. 18, 2017. |
Patent certificate dated Nov. 9, 2016. |
Office action issued in U.S. Appl. No. 14/787,893 dated May 16, 2017. |
Requirement for Restriction issued in U.S. Appl. No. 14/787,893 dated Feb. 24, 2017. |
Number | Date | Country | |
---|---|---|---|
20160247446 A1 | Aug 2016 | US |