The present application claims priority from Japanese patent application JP 2009-131609 filed on May 29, 2009, the content of which is hereby incorporated by reference into this application.
1. Field of the Invention
The present invention relates to a gate signal line driving circuit and a display device using the gate signal line driving circuit, and more particularly to a technique which realizes the suppression of noises of a gate signal outputted from the gate signal line driving circuit.
2. Description of the Related Art
Conventionally, for example, with respect to a liquid crystal display device, there may be a case where a shift register built-in flat panel is adopted. Here, this method is a method in which a shift register circuit provided to a gate signal line driving circuit for scanning gate signal lines is formed on the same substrate as thin film transistors (hereinafter referred to as TFTs) which are arranged in pixel regions of a display panel. A shift register circuit of the related art is disclosed in JP 2007-95190 A and JP 2008-122939 A.
In each one of a plurality of basic circuits which are included in the shift register circuit provided to a gate signal line driving circuit, within one frame period, only during a gate scanning period in which a gate signal is outputted from the basic circuit to a gate signal line (hereinafter referred to as “signal HIGH period”), a HIGH voltage is outputted to the gate signal line as a gate signal Gout, and during a remaining period (hereinafter referred to as “signal LOW period”), a LOW voltage is outputted to the gate signal line as a gate signal Gout.
A LOW voltage line VGL is connected to an input terminal of the LOW voltage applying switching element SWA. To output the LOW voltage stably with respect to the gate signal Gout of the basic circuit in response to the signal LOW period, the LOW voltage applying switching element SWA is turned on in response to the signal LOW period, so that a LOW voltage which is a voltage of the LOW voltage line VGL is outputted to the gate signal Gout. Further, the LOW voltage applying switching element SWA is turned off in response to the signal HIGH period. A voltage applied to a switch of the LOW voltage applying switching element SWA is set as a voltage of a node N2. During a period in which the LOW voltage applying switching element SWA is turned on, the node N2 assumes a HIGH voltage, and a HIGH voltage is applied to the switch of the LOW voltage applying switching element SWA. Further, during a period in which the LOW voltage applying switching element SWA is turned off, the node N2 assumes a LOW voltage, and a LOW voltage is applied to the switch of the LOW voltage applying switching element SWA.
A basic clock signal CLK is inputted to an input terminal of the HIGH voltage applying switching element SWG. To enable the outputting of the HIGH voltage during the signal HIGH period, with respect to the corresponding gate signal line, the HIGH voltage applying switching element SWG is turned on in response to the signal HIGH period, so that a voltage of the basic clock signal CLK is outputted to the gate signal Gout. Here, the basic clock signal CLK assumes a HIGH voltage during the signal HIGH period. Further, the HIGH voltage applying switching element SWG is turned off in response to the signal LOW period, so that the outputting of the basic clock signal CLK is interrupted or the basic clock signal CLK is not outputted. A voltage applied to a switch of the HIGH voltage applying switching element SWG is set as a voltage of a node N1. During a period in which the HIGH voltage applying switching element SWG is turned on, the node N1 assumes a HIGH voltage, and a HIGH voltage is applied to a switch of the HIGH voltage applying switching element SWG. Further, during a period in which the HIGH voltage applying switching element SWG is turned off, the node N1 assumes a LOW voltage, and a LOW voltage is applied to the switch of the HIGH voltage applying switching element SWG.
To the switch of the HIGH voltage applying switching element SWG, that is, to the node N1, a switching signal supply switching element SWB which supplies a LOW voltage in response to the signal LOW period is connected. The LOW voltage line VGL is connected to an input terminal of the switching signal supply switching element SWB. The switching signal supply switching element SWB is turned on in response to the signal LOW period so that the node N1 assumes a LOW voltage, and the LOW voltage is applied to a switch of the HIGH voltage applying switching element SWG. Further, the switching signal supply switching element SWB is turned off in response to the signal HIGH period. The switch of the switching signal supply switching element SWB is electrically connected to the switch of the LOW voltage applying switching element SWA, so that the voltages applied to the switches are equal to the voltage of the node N2. During a period in which the switching signal supply switching element SWB is turned on, as described above, the node N2 assumes a HIGH voltage, and the HIGH voltage is applied to the switch of the switching signal supply switching element SWB.
Further, as shown in
Further, as shown in
That is, the node N1 is held at a LOW voltage and the node N2 is held at a HIGH voltage in response to the signal LOW period, and the node N1 is changed to a HIGH voltage and the node N2 is changed to a LOW voltage in response to the signal HIGH period.
A gate signal Gn is outputted to a corresponding gate signal line. The gate signal line is arranged so as to extend through a plurality of corresponding pixel regions. In the respective pixel regions, corresponding data signal lines are arranged. A voltage of a data signal is applied to the data signal line such that the voltage is applied to pixel electrodes of the corresponding pixel regions.
Due to an inner capacitance of the transistor which constitutes a switching element arranged in each pixel region or the like, there may be a case where data signals applied to the respective data signal lines are applied to the gate signal lines as noises.
An input terminal IN3 is connected to a gate electrode of the transistor T7, and a gate signal Gn−1 of a preceding basic circuit is inputted to the input terminal IN3. Accordingly, when noises are applied to the gate signal Gn−1, there may be a case where the transistor T7 is partially turned on due to the noises. When the transistor T7 is partially turned on, due to a LOW voltage of the LOW voltage line VGL which is connected to an input terminal of the transistor T7, a voltage of the node N2 which should be held at a HIGH voltage in response to a signal OFF period is lowered. Then, the transistor T6 which holds the gate signal Gn at a LOW voltage in response to a signal OFF period cannot maintain a state where the transistor T6 is sufficiently turned on due to the lowering of a voltage of the node N2.
If a state where the transistor T6 is sufficiently turned on cannot be held, for example, even when a noise signal is generated via the transistor T5 or from an external gate signal line, the noise signal is not sufficiently absorbed to the LOW voltage line VGL and hence, the noise signals cannot be suppressed.
That is, due to a noise signal contained in the gate signal Gn−1 of the preceding basic circuit, a noise signal is also applied to the gate signal Gn of the basic circuit. Further, the noise signal is also applied to a gate signal Gn+1 in a succeeding basic circuit. Then, the noise signal is generated in a chain-like manner.
The invention has been made to overcome such drawbacks, and it is an object of the invention to provide a gate signal line driving circuit which can suppress noises in gate signals and a display device using the gate signal line driving circuit.
(1) According to one aspect of the invention, there is provided a gate signal line driving circuit which includes a plurality of basic circuits each of which outputs a gate signal having a HIGH voltage during a signal HIGH period and having a LOW voltage during a signal LOW period which is a period other than the signal HIGH period to a gate signal line, wherein the plurality of basic circuits includes a first basic circuit, and a second basic circuit which assumes a signal HIGH period before the signal HIGH period of the first basic circuit, the first basic circuit and the second basic circuit respectively include: a LOW voltage applying switching circuit which applies a LOW voltage to the gate signal line in response to the signal LOW period; a HIGH voltage applying switching element which applies a HIGH voltage to the gate signal line in response to the signal HIGH period; and a LOW voltage applying OFF control element which applies a LOW voltage to a switching input terminal of the LOW voltage applying switching circuit such that the LOW voltage applying switching circuit is turned off in response to the signal HIGH period, wherein the LOW voltage applying OFF control element of the first basic circuit is turned on in response to a signal applied to a switch of the HIGH voltage applying switching element of the second basic circuit.
(2) In the gate signal line driving circuit having the above-mentioned Item (1), in the first basic circuit, the HIGH voltage applying switching element may be turned on after the switch of the LOW voltage applying switching circuit is turned off in response to the signal HIGH period.
(3) In the gate signal line driving circuit having the above-mentioned Item (1) or (2), in the first basic circuit, the LOW voltage applying switching circuit may include a plurality of LOW voltage applying switching elements which are connected to the gate signal line parallel to each other, apply a LOW voltage to the gate signal lines in an ON state respectively, and the plurality of LOW voltage applying switching elements may be turned on and off respectively such that at least one of the LOW voltage applying switching elements is brought into an ON state in response to the signal LOW period, and at least one of the LOW voltage applying switching elements may be brought into an OFF state within at least a section of the signal LOW period.
(4) A display device may include the gate signal line driving circuit having any one of the Item (1) to (3).
A display device according to a first embodiment of the invention is, for example, an IPS (In-Plane Switching) liquid crystal display device. As shown in
The gate signal line driving circuit 104 includes a shift register control circuit 114 and a shift register circuit 112. The shift register control circuit 114 outputs control signals 115 described later to the shift register circuit 112.
The shift register circuit 112 includes a plurality of basic circuits 113 which corresponds to the plurality of gate signal lines 105 respectively. For example, when there are 800 pieces of gate signal lines 105, the shift register circuit 112 includes the corresponding number of basic circuits 113, that is, 800 pieces of basic circuits 113. In response to control signals 115 inputted from the shift register control circuit 114, each basic circuit 113 outputs a gate signal to the corresponding gate signal line 105, wherein within one frame period, the gate signal assumes a HIGH voltage in a corresponding gate scanning period (signal HIGH period) and assumes a LOW voltage in another period (signal LOW period).
Further, a large number of data signal lines 107 which are connected to a data driving circuit 106 are arranged parallel to each other at equal intervals and extend in the longitudinal direction in the drawing. Pixel regions which are arranged in a matrix array are each defined by the gate signal line 105 and the data signal line 107. Further, common signal lines 108 extend parallel to the respective gate signal lines 105 in the lateral direction in the drawing.
At a corner in each of the pixel regions which are defined by the gate signal lines 105 and the data signal lines 107, the TFT 109 is formed. The TFT 109 is connected to the data signal line 107 and the pixel electrode 110. Further, a gate electrode of the TFT 109 is connected to the gate signal line 105. In each pixel region, a common electrode 111 is formed such that the common electrode 111 faces the pixel electrode 110 in an opposed manner.
In the above-mentioned circuit configuration, a reference voltage is applied to the common electrodes 111 of the respective pixel circuits via the common signal line 108. Further, by selectively applying a gate voltage to the gate electrode of the TFT 109 via the gate signal line 105, an electric current which flows in the TFT 109 can be controlled. A voltage of a data signal which is supplied to the data signal line 107 is applied to the pixel electrode 110 via the TFT 109 in which the gate voltage is applied to the gate electrode thereof. Accordingly, a potential difference is generated between the pixel electrode 110 and the common electrode 111, so that the alignment of liquid crystal molecules and the like are controlled whereby the degree of blocking of light from the backlight 103 is controlled thus enabling the display of an image.
In
Control signals 115 which the shift register control circuit 114 outputs to the shift register circuit 112 are inputted to the odd-numbered basic circuits 113 positioned on a right side in
Each basic circuit 113 shown in
The input terminals IN1, IN2 of the n-th basic circuit 113-n are explained hereinafter. In the n-th basic circuit 113-n, basic clock signals Vn, Vn+2 are inputted to the input terminals IN1, IN2 respectively. Here, 2 basic clock signals are connected to each basic circuit and hence, even when a value of “n” is changed, the basic clock signals may be set to satisfy the phase relationship of Vn+8=Vn=Vn−8 or the like.
A gate signal which is outputted from the output terminal OUT of the n-th basic circuit 113-n is defined as “Gn”. To the input terminal IN3 of the n-th basic circuit 113-n, a gate signal Gn−2 from the (n−2)th basic circuit 113-(n−2) is inputted. In the same manner, to the input terminal IN4, a gate signal Gn+2 from (n+2)th basic circuit 113-(n+2) is inputted. Here, there are no gate signals corresponding to the input terminals IN3 of the first basic circuit 113-1 and the second basic circuit 113-2 and hence, auxiliary signals VST1, VST2 are inputted to the input terminals IN3 respectively. In the same manner, a gate signal G801 of an 801st dummy circuit is inputted to the input terminal IN4 of a 799th basic circuit 113-799, and a gate signal G802 of an 802nd dummy circuit is inputted to the input terminal IN4 of an 800th basic circuit 113-800. The auxiliary signals VST1, VST2 are inputted to the input terminal IN4 of the 801st dummy and the input terminal IN4 of the 802nd dummy circuit respectively.
Further, an output signal from the output terminal OUT2 of the (n−2)th basic circuit 113-(n−2) is inputted to the input terminal IN5 of the n-th basic circuit 113-n, and a voltage of the node N1 of an n-th basic circuit 113-n is outputted to the output terminal OUT2 of the n-th basic circuit 113-n. Here, there is no voltage of the node N1 corresponding to the input terminals IN5 of the first basic circuit 113-1 and the second basic circuit 113-2 and hence, the auxiliary signals VST1, VST2 are inputted to the input terminals IN5 respectively. Further, to the input terminal IN6 of the n-th basic circuit 113-n, the auxiliary signal VST1 is inputted when “n” is an odd number, and the auxiliary signal VST2 is inputted when “n” is an even number.
A point which mainly makes the shift register circuit of this embodiment different from the basic circuit of the shift register circuit according to the related art shown in
Here, assuming an n-th basic circuit 113-n as a first basic circuit, an (n−2)th basic circuit 113-(n−2) becomes a second basic circuit, and the transistor T4A of an n-th basic circuit 113-n is turned on by a voltage of the node N1 of the (n−2)th basic circuit 113-(n−2).
As shown in
The LOW voltage line VGL is connected to an input terminal of the transistor T4A. Accordingly, when the transistor T4A is turned on, a LOW voltage of the LOW voltage line VGL is applied to the node N2.
As shown in
The HIGH voltage line VGH is connected to an input terminal of the transistor T1. Accordingly, when the transistor T1 is turned on, a HIGH voltage of the HIGH voltage line VGH is applied to the node N1. Further, the input terminal and the gate terminal of the transistor T1 may be connected to each other to form a diode connection.
Here, within the period P2, as shown in
The input terminal IN1 is connected to an input terminal of a transistor T5 which corresponds to the HIGH voltage applying switching element SWG provided to a HIGH voltage applying switching circuit 12, so that the basic clock signal Vn is inputted to the input terminal IN1. A gate terminal of the transistor T5 is connected the node N1. Within a period P3, the node N1 is held at a HIGH voltage, so that the transistor T5 is held in an ON state. Within the period P3, the basic clock signal Vn assumes a HIGH voltage and hence, the gate signal Gn which becomes a HIGH voltage is outputted from the output terminal OUT within the period P3 which is a signal HIGH period.
Here, in an actual operation, because of setting of a threshold voltage Vth in the transistor T1, within the period P2, the node N1 assumes a voltage which is obtained by subtracting the threshold voltage Vth of the transistor T1 from a HIGH voltage of the HIGH voltage line VGH. With such a voltage, there exists a possibility that the transistor T5 cannot be sufficiently turned on within the period P3 which is the signal HIGH period. To cope with such a possibility, a boosting capacitance C1 is connected parallel to the transistor T5 in the HIGH voltage applying switching circuit 12. Accordingly, within the period P3, although the gate signal Gn−2 is changed to a LOW voltage to turn off the transistor T1, the node N1 is held at a HIGH voltage, so that the transistor T5 is turned on and is held in an ON state. Within the period P3, a HIGH voltage of the basic clock signal Vn which is inputted to the input terminal IN1 is applied to the output terminal OUT, and the node N1 is boosted to a higher voltage due to a capacitive coupling of the boosting capacitance C1. This voltage is referred to as a bootstrap voltage.
Here, within the period P3, as shown in
As shown in
As shown in
As shown in
Since the basic clock signal Vn+2 assumes a HIGH voltage within the period P4, the transistor T3 is turned on within the period P4, so that a voltage of the node N2 is changed to a HIGH voltage. Simultaneously, the holding capacitance C3 is charged with a HIGH voltage.
Then, even after the basic clock signal Vn+2 assumes a LOW voltage within the period P5 to turn off the transistor T3, a voltage of the node N2 is held at a HIGH voltage due to the holding capacitance C3. Further, the basic clock signal Vn+2 periodically assumes a HIGH voltage so as to periodically keep charging the holding capacitance C3 and hence, a voltage of the node N2 is stably held at a HIGH voltage.
Further, differently from the basic circuit of the related art shown in
Here, as described above, the auxiliary signal VST indicates the auxiliary signal VST1 when “n” is an odd number, and indicates the auxiliary signal VST2 when “n” is an even number. Accordingly, the n-th basic circuit 113-n where “n” is an odd number has the holding capacitances C3 simultaneously charged through the transistors T10 at timing when the auxiliary signal VST1 assumes a HIGH voltage. The n-th basic circuit 113-n where “n” is an even number has the holding capacitance C3 simultaneously charged through the transistors T10 at timing when the auxiliary signal VST2 assumes a HIGH voltage respectively. By setting the auxiliary signal VST to a HIGH voltage in a blanking period which is a time other than a period in which data is written in the display region or the like within one frame, it is possible to more stably hold the node N2 at a HIGH voltage in response to a signal OFF period.
A node N1 LOW voltage supply circuit 13 is provided with a transistor T2 which corresponds to the switching signal supply switching element SWB, and a LOW voltage applying switching circuit 11 is provided with a transistor T6 which corresponds to the LOW voltage applying switching element SWA. Anode N2 is connected to gate electrodes of the transistors T2, T6, and a LOW voltage line VGL is connected to input terminals of the transistors T2, T6. In response to a signal OFF period, the node N2 is held at a HIGH voltage, so that the transistor T2 is turned on. When the transistor T2 is held in an ON state, a LOW voltage of the LOW voltage line VGL is applied to the node N1. That is, the node N1 is held at a LOW voltage in response to the signal OFF period.
In the same manner, in response to a signal OFF period, the transistor T6 is turned on, so that the gate signal Gn which becomes a LOW voltage of the LOW voltage line VGL is outputted from the output terminal OUT.
As described above, in response to a signal HIGH period, the node N1 assumes a HIGH voltage within the periods P2 and P3, so that the transistor T5 which constitutes a HIGH voltage applying switching element is turned on. Within these periods, a voltage of the basic clock signal Vn is outputted from the output terminal OUT as a gate signal Gn. Particularly, within the period P3, the basic clock signal Vn assumes a HIGH voltage and hence, the gate signal Gn also assumes a HIGH voltage within the period P3. Further, in response to a signal HIGH period, within the periods P1, P2 and P3, the node N2 assumes a LOW voltage, so that the transistor T6 which constitutes a LOW voltage applying switching element and the transistor T2 which constitutes a switching signal supply switching element are turned off.
Further, in response to a signal LOW period, during 1 frame period, within periods other than the periods P1, P2, P3, the node N2 is held at a HIGH voltage, so that the transistor T2 is turned on whereby the node N1 is held at a LOW voltage. Simultaneously, the transistor T6 is turned on, so that a LOW voltage of the LOW voltage line VGL is outputted as a gate signal Gn from the output terminal OUT. Then, within most of 1 frame period, a HIGH voltage is applied to the gate electrode of the transistor T6 and the gate electrode of the transistor T2. Here, although the transistor T2 is turned off within the period P1, the node N1 is held at a LOW voltage.
In this manner, the node N2 of the n-th basic circuit 113-n is changed from a HIGH voltage to a LOW voltage in response to a signal HIGH period not based on a so-called external signal which is directly connected to a region outside the shift register circuit 112 such as a display region, like the gate signal Gn−2 of the (n−2)th basic circuit 113-(n−2), but based on a voltage N1n−2 of the node N1 of the (n−2)th basic circuit 113-(n−2).
A voltage N1n−2 of the node N1 is outputted from the output terminal OUT2 of the (n−2)th basic circuit 113-(n−2) and is inputted to the input terminal IN5 of the n-th basic circuit 113-n. However, the voltage N1n−2 is not outputted to the outside of the shift register circuit 112, so that the node N1 is not directly connected to a region outside the shift register circuit 112. That is, the voltage N1n−2 is a so-called internal signal of the shift register circuit 112.
As has been explained heretofore, the node N2 of the n-th basic circuit 113-n is changed from a HIGH voltage to a LOW voltage in response to a signal HIGH period not based on the external signal to which a noise signal is applied from the outside such as a gate signal but based on an internal signal of the shift register circuit 112 which is not directly connected to a region outside the shift register circuit 112 such as a voltage of the node N1. Accordingly, it is possible to prevent the node N2 from being influenced by the noise signal generated outside the shift register circuit 112. As a result, it is possible to suppress the noises of the gate signal which the gate signal line driving circuit 104 provided with the shift register circuit 112 outputs. Further, display quality of a display device using such a gate signal line driving circuit 104 can be enhanced.
Further, in response to a signal HIGH period, a voltage of the node N1 and a voltage of the node N2 are changed from a LOW voltage to a HIGH voltage and from a HIGH voltage to a LOW voltage respectively based on different signals. By selectively using such signals as in the case of this embodiment, for example, it is possible to make timing at which such a voltage change occurs different between the node N1 and the node N2.
In this embodiment, the node N2 is changed from a HIGH voltage to a LOW voltage at a point of time when the period P1 starts. The node N2 assumes a LOW voltage within the period P1, and the transistor T2 which holds the node N1 at a LOW voltage is turned off. Thereafter, the node N1 is changed from a LOW voltage to a HIGH voltage at a point of time when the period P2 starts.
Here, when the voltage change occurs at the same timing between the node N1 and the node N2 as in the case of the basic circuit of the related art shown in
To the contrary, in the n-th basic circuit 113-n according to this embodiment, the transistor T1 is turned on after the transistor T2 is sufficiently turned off, so that a voltage of the node N1 can be stably changed from a LOW voltage to a HIGH voltage within a short period.
Further, as described above, a voltage of the node N2 is changed from a HIGH voltage to a LOW voltage before timing when a voltage of the node N1 is changed from a LOW voltage to a HIGH voltage and hence, the transistor T1 does not require high driving ability. Accordingly, a distance between the electrodes of the transistor T1 can be further increased thus enhancing a yield rate of products. Further, a width of the electrode of the transistor T1 can be further shortened and hence, A thinner bezel can be realized in the display panel thus increasing an added value of a flat panel. Here, in this embodiment, although the explanation has been made with respect to the basic clock signals having four phases, the invention of this embodiment is also applicable to a case where the basic clock signals have five or more phases.
A display device according to a second embodiment of the invention basically has the same constitution as the display device according to the above-mentioned first embodiment. A point which mainly makes the display device of this embodiment different from the display device according to the first embodiment lies in the configuration of the basic circuit 113 of the shift register circuit 112.
Further, two pairs of AC voltage lines are further connected to the n-th basic circuit 113-n shown in
Gate electrodes of the transistors TA1, TA3 are connected to the pair of AC voltage lines VGL
In the same manner, gate electrodes of the transistors TA4, TA2 are also connected to the pair of AC voltage lines VGL
The nodes N2A, N2B are connected to gate electrodes of the transistors T2, T2A respectively, and in the same manner the nodes N2A, N2B are connected to gate electrodes of the transistors T6, T6A respectively.
As shown in
Accordingly, for example, the AC voltage line VGL
Hereinafter, the change in voltages at the nodes N2A, N2B is explained in accordance with a change in voltages with time shown in
At the time t1, a voltage of the AC voltage line VGL
As described above, when the AC voltage line VGL
In the same manner as described above, when the AC voltage line VGL
Using the transistors TA1, TA2, TA3 and TA4 which constitute control switching elements and the AC voltage lines VGL
As described above, by allowing each of the LOW voltage applying switching circuit 11 and the node N1 LOW voltage supply circuit 13 to have a plurality of transistors, compared to a case where a HIGH voltage is originally applied to a gate electrode of one transistor for a long time, it is possible to allow a plurality of transistors to share the time within which a HIGH voltage should be applied to the gate electrode of the transistor. Due to such time sharing, the time which causes the degeneration of a switching element can be delayed or the lifetime of the switching element can be prolonged.
Further, in the basic circuit 113 according to this embodiment, the lowering of the voltage of the node N2 which occurs in switching the driving of a plurality of transistors can be suppressed. Accordingly, by providing a transistor T4A according to the invention to such a basic circuit 113, the advantageous effect that a voltage of the node N2 can be made stable can be further enhanced.
As has been described heretofore, in the basic circuit 113 according to the second embodiment, the invention is also applicable to a case where a plurality of switching elements are connected in parallel to the LOW voltage applying switching circuit 11 and the node N1 LOW voltage supply circuit 13 respectively. Here, although the explanation has been made with respect to a case where the basic clock signals have four phases, the invention is also applicable to a case where the basic clock signals have five or more phases.
A display device according to a third embodiment of the invention basically has the same configuration as the display device according to the second embodiment of the invention. A point which mainly makes the display device of this embodiment different from the display device according to the second embodiment lies in the configuration of the basic circuit 113 of the shift register circuit 112.
In the n-th basic circuit 113-n, within the period P1 shown in
Along with such a change, also in the (n−2)th basic circuit 113-(n−2), a voltage N1n−2 of the node N1 assumes a HIGH voltage within a one-preceding period before the period P1 shown in
In the basic circuit 113 according to this embodiment, by changing a voltage of the node N1 to a HIGH voltage from the period P1 which is a two-preceding period before the period P3 shown in
Here, in the basic circuit 113 shown in
Further, with respect to the display device according to the embodiments of the invention, the explanation has been made with respect to an IPS liquid crystal display device as shown in
While there have been described what are at present considered to be certain embodiments of the invention, it will be understood that various modifications may be made thereto, and it is intended that the appended claims cover all such modifications as fall within the true spirit and scope of the invention.
Number | Date | Country | Kind |
---|---|---|---|
2009-131609 | May 2009 | JP | national |