Claims
- 1. A gate turn-off thyristor comprising:
- a semiconductor substrate including a first semiconductor layer of a first conductivity type, a second semiconductor layer of a second conductivity type, a third semiconductor layer of said first conductivity type and a fourth semiconductor layer of said second conductivity type, said first, second, third and fourth layers being stacked in the order described to form a laminate, a fifth semiconductor layer of said second conductivity type being adjacent to said third semiconductor layer and being spaced apart from said fourth semiconductor layer, said first, second, third and fourth semiconductor layers making up a main thyristor, said first, second, third and fifth semiconductor layers making up an auxiliary thyristor;
- a first main electrode disposed in low-resistance contact with said first semiconductor layer and said second semiconductor layer in the main thyristor portion of said semiconductor substrate, and disposed in low-resistance contact with only said first semiconductor layer in the auxiliary thyristor portion of said semiconductor substrate, so that said first and second semiconductor layers in said main thyristor portion are short-circuited by said first main electrode while said first and second semiconductor layers in said auxiliary thyristor portion are unshorted by said first main electrode;
- a second main electrode disposed in low-resistance contact with said fourth semiconductor layer;
- a control electrode disposed in low-resistance contact with said third semiconductor layer; and
- an auxiliary electrode disposed in low-resistance contact with said third and fifth semiconductor layers.
- 2. A gate turn-off thyristor according to claim 1, wherein said first semiconductor layer is exposed to a first principal surface of said semiconductor substrate and said third, fourth and fifth semiconductor layers are exposed to a second principal surface of said semiconductor substrate.
- 3. A gate turn-off thyristor according to claim 2, wherein said fourth semiconductor layer is divided into a plurality of regions.
- 4. A gate turn-off thyristor according to claim 3, wherein said first and second semiconductor layers are short-circuited by said first main electrode, which is kept in low-resistance contact with said first and second semiconductor layers, in that portion of said first principal surface which receives an orthogonal projection of each region of said fourth semiconductor layer to said first principal surface.
- 5. A gate turn-off thyristor according to claim 1, wherein said first conductivity type is a p-type conductivity and said second conductivity type is an n-type conductivity.
- 6. A gate turn-off thyristor according to claim 1, wherein said first conductivity type is an n-type conductivity and said second conductivity type is a p-type conductivity.
- 7. A gate turn-off thyristor according to claim 1, wherein a short-circuit resistance formed between said third and fifth semiconductor layers by said auxiliary electrode lies within a range of 0.1 to 0.5 .OMEGA..
- 8. A gate turn-off thyristor according to claim 1, wherein a diode is connected between said control electrode and said auxiliary electrode in such a manner that the forward current of said diode flows from said auxiliary electrode toward said control electrode through said diode.
- 9. A gate turn-off thyristor comprising:
- a first semiconductor substrate including a first semiconductor layer of a first conductivity type, a second semiconductor layer of a second conductivity type, a third semiconductor layer of said first conductivity type and a fourth semiconductor layer of said second conductivity type, said first, second, third and fourth semiconductor layers being stacked in the order described to form a plurality of pn junctions therebetween, said first and second semiconductor layers being electrically short-circuited in at least one portion of one principal surface of said first semiconductor substrate;
- a second semiconductor substrate including another first semiconductor layer of said first conductivity type, another second semiconductor layer of said second conductivity type, another third semiconductor layer of said first conductivity type and another fourth semiconductor layer of said second conductivity type, another first, second, third and fourth semiconductor layers being stacked in the order described to form a plurality of pn junctions therebetween, said first semiconductor layer being electrically unshorted to said second semiconductor region in said second semiconductor substrate;
- first connecting means for electrically connecting said first semiconductor layer of said first semiconductor substrate to said first semiconductor layer of said second semiconductor substrate;
- second connecting means for electrically connecting said third semiconductor layer of said first semiconductor substrate to said fourth semiconductor layer of said second semiconductor substrate;
- a first main terminal connected to said first connecting means;
- a second main terminal connected to said fourth semiconductor layer of said first semiconductor substrate; and
- a control terminal connected to said third semiconductor layer of said second semiconductor substrate.
- 10. A gate turn-off thyristor according to claim 9, wherein a diode is connected between said second connecting means and said control terminal in such a manner that the forward current of said diode flows from said second connecting means toward said control terminal through said diode.
Priority Claims (1)
Number |
Date |
Country |
Kind |
54-6067 |
Jan 1979 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 112,811 filed Jan. 17, 1980, abandoned.
Foreign Referenced Citations (3)
Number |
Date |
Country |
2431022 |
Jan 1975 |
DEX |
52-52377 |
Apr 1977 |
JPX |
55-98858 |
Jul 1980 |
JPX |
Continuations (1)
|
Number |
Date |
Country |
Parent |
112811 |
Jan 1980 |
|